Registers
1259
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multichannel Buffered Serial Port (McBSP)
Table 25-33. Use of the Transmit Channel Enable Registers (continued)
Number of
selectable channels
Block Assignments
Channel Assignments
XCEREn
Block assigned
(1)
Bit in
XCEREn
Channel assigned
(1)
XCERE3
Block 6
XCE0
Channel 96
...
...
XCE15
Channel 111
Block 7
XCE16
Channel 112
...
...
XCE31
Channel 127
25.3.10 Pin Control Register (PCR)
The serial port is configured via the serial port control register (SPCR) and the pin control register (PCR).
The PCR contains McBSP status control bits. The PCR is shown in
and described in
.
Figure 25-51. Pin Control Register (PCR)
31
16
Reserved
R-0
15
14
13
12
11
10
9
8
Reserved
Reserved
(1)
Reserved
(1)
FSXM
FSRM
CLKXM
CLKRM
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
SCLKME
Reserved
(1)
Reserved
Reserved
FSXP
FSRP
CLKXP
CLKRP
R/W-0
R-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R = Read only; R/W = Rear/Write; -n = value afer reset
(1)
If writing to this field, always write the default value of 0 to ensure proper McBSP operation.
Table 25-34. Pin Control Register (PCR) Field Descriptions
Bit
Field
Value
Description
31-14
Reserved
0
Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.
13-12
Reserved
0
Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. If
writing to this field, always write the default value of 0 to ensure proper McBSP operation.
11
FSXM
Transmit frame-synchronization mode bit.
0
Frame-synchronization signal is derived from an external source.
1
Frame-synchronization signal is determined by FSGM bit in SRGR.
10
FSRM
Receive frame-synchronization mode bit.
0
Frame-synchronization signal is derived from an external source. FSR is an input pin.
1
Frame-synchronization signal is generated internally by the sample-rate generator. FSR is an output
pin.
9
CLKXM
Transmit clock mode bit. When CLKSTP bit in SPCR is cleared to 0:
0
CLKX is an input pin and is driven by an external clock.
1
CLKX is an output pin and is driven by the internal sample-rate generator.