![Texas Instruments AM1808 Technical Reference Manual Download Page 1054](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581054.webp)
Registers
1054
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Liquid Crystal Display Controller (LCDC)
23.3.5 LCD LIDD CSn Configuration Registers (LIDD_CS0_CONF and LIDD_CS1_CONF)
The LCD LIDD CS
n
configuration registers (LIDD_CS
n
_CONF) provides the capability to configure Write
and Read Strobe timing parameters to meet a variety of interface timing requirements for the Chip Select
0 (Primary) device and Chip Select 1(Secondary) device, respectively. These values are in MCLK cycles;
MCLK is divided down from LCD_CLK as defined by the CLKDIV field in the LCD control register. The
LIDD_CS
n
_CONF is shown in
and described in
Figure 23-19. LCD LIDD CSn Configuration Register (LIDD_CSn_CONF)
31
27
26
21
20
17
16
W_SU
W_STROBE
W_HOLD
R_SU
R/W-0
R/W-1
R/W-1
R/W-0
15
12
11
6
5
2
1
0
R_SU
R_STROBE
R_HOLD
TA
R/W-0
R/W-1
R/W-1
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 23-15. LCD LIDD CSn Configuration Register (LIDD_CSn_CONF) Field Descriptions
Bit
Field
Value
Description
31-27
W_SU
0-1Fh
Write Strobe Set-Up cycles. Field value defines number of MCLK cycles after Data Bus/Pad Output
Enable, ALE, Direction bit and Chip Select 0 have been set up before the Write Strobe is asserted
when performing a write access.
26-21
W_STROBE
1-3Fh
Write Strobe Duration cycles. Field value defines number of MCLK cycles that the Write Strobe is
held active when performing a write access.
20-17
W_HOLD
1-Fh
Write Strobe Hold cycles. Field value defines number of MCLK cycles that the Data Bus/Pad Output
Enable, ALE, Direction bit, and Chip Select 0 are held after the Write Strobe is deasserted when
performing a write access.
16-12
R_SU
0-1Fh
Read Strobe Set-Up cycles. Field value defines number of MCLK cycles after Data Bus/Pad Output
Enable, ALE, Direction bit and Chip Select 0 have been set up before the Read Strobe is asserted
when performing a read access.
11-6
R_STROBE
1-3Fh
Read Strobe Duration cycles. Field value defines number of MCLK cycles that the Read Strobe is
held active when performing a read access.
5-2
R_HOLD
1-Fh
Read Strobe Hold cycles. Field value defines number of MCLK cycles that the Data Bus/Pad
Output Enable, ALE, Direction bit, and Chip Select 0 are held after the Read Strobe is deasserted
when performing a read access.
1-0
TA
0-3h
Field value defines number of MCLK cycles between the end of one CS0 device access and the
start of another CS0 device access unless the two accesses are both reads, in which case this
delay is not incurred. CS_DELAY = ROUNDUP(7/CLKDIV) + TA