
AINTC Registers
11.4.21 System Interrupt Status Enabled/Clear Register 2 (SECR2)
The system interrupt status enabled/clear register 2 (SECR2) shows the pending enabled status of the
system interrupts 32 to 63. Software can write to SECR2 to clear a system interrupt after it has been
serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or
another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR2 is
shown in
and described in
.
Figure 11-23. System Interrupt Status Enabled/Clear Register 2 (SECR2)
31
0
ENBL_STATUS[n]
W-0
LEGEND: W = Write only; -n = value after reset
Table 11-23. System Interrupt Status Enabled/Clear Register 2 (SECR2) Field Descriptions
Bit
Field
Value
Description
31-0
ENBL_STATUS[n]
System interrupt enabled status and clearing of the system interrupts 32 to 63. Reads return the
enabled status (before enabling with the Enable Registers).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [n] to clear the status of the system interrupt n + 32.
11.4.22 System Interrupt Status Enabled/Clear Register 3 (SECR3)
The system interrupt status enabled/clear register 3 (SECR3) shows the pending enabled status of the
system interrupts 64 to 95. Software can write to SECR3 to clear a system interrupt after it has been
serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or
another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR3 is
shown in
and described in
.
Figure 11-24. System Interrupt Status Enabled/Clear Register 3 (SECR3)
31
0
ENBL_STATUS[n]
W-0
LEGEND: W = Write only; -n = value after reset
Table 11-24. System Interrupt Status Enabled/Clear Register 3 (SECR3) Field Descriptions
Bit
Field
Value
Description
31-0
ENBL_STATUS[n]
System interrupt enabled status and clearing of the system interrupts 64 to 95. Reads return the
enabled status (before enabling with the Enable Registers).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [n] to clear the status of the system interrupt n + 64.
237
SPRUGX5A
–
May 2011
ARM Interrupt Controller (AINTC)
Copyright
©
2011, Texas Instruments Incorporated