DocID022881 Rev 10
89/123
STM32L162VC, STM32L162RC
104
Figure 21. SPI timing diagram - master mode
(1)
1. Measurement points are done at CMOS levels: 0.3V
DD
and 0.7V
DD.
DLF
6&.2XWSXW
&3+$
026,
287387
0,62
,13 87
&3+$
/6%287
/6%,1
&32/
&32/
% , 7287
166LQSXW
WF6&.
WZ6&.+
WZ6&./
WU6&.
WI6&.
WK0,
+LJK
6&.2XWSXW
&3+$
&3+$
&32/
&32/
WVX0,
WY02
WK02
06%,1
%,7,1
06%287