Basic timers (TIM6&TIM7)
RM0090
698/1731
DocID018909 Rev 11
20.4.9
TIM6&TIM7 register map
TIMx registers are mapped as 16-bit addressable registers as described in the table below:
Refer to
Section: Memory map
for the register boundary addresses.
Table 105. TIM6&TIM7 register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
TIMx_CR1
Reserved
ARPE
Re
se
rved
OP
M
URS
UDIS
CEN
Reset value
0
0 0
0 0
0x04
TIMx_CR2
Reserved
MMS[2:0]
Reserved
Reset value
0
0
0
0x08
Reserved
0x0C
TIMx_DIER
Reserved
UDE
Reserved
UIE
Reset value
0
0
0x10
TIMx_SR
Reserved
UIF
Reset value
0
0x14
TIMx_EGR
Reserved
UG
Reset value
0
0x18
Reserved
0x1C
Reserved
0x20
Reserved
0x24
TIMx_CNT
Reserved
CNT[15:0]
Reset value
0 0
0 0 0 0 0 0
0
0
0
0
0 0
0 0
0x28
TIMx_PSC
Reserved
PSC[15:0]
Reset value
0 0
0 0 0 0 0 0
0
0
0
0
0 0
0 0
0x2C
TIMx_ARR
Reserved
ARR[15:0]
Reset value
0 0
0 0 0 0 0 0
0
0
0
0
0 0
0 0