Digital camera interface (DCMI)
RM0090
478/1731
DocID018909 Rev 11
15.8.11
DCMI data register (DCMI_DR)
Address offset: 0x28
Reset value: 0x0000 0x0000
The digital camera Interface packages all the received data in 32-bit format before
requesting a DMA transfer. A 4-word deep FIFO is available to leave enough time for DMA
transfers and avoid DMA overrun conditions.
15.8.12 DCMI
register
map
summarizes the DCMI registers.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Byte3
Byte2
Byte1
Byte0
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
Bits 31:24 Data byte 3
Bits 23:16 Data byte 2
Bits 15:8 Data byte 1
Bits 7:0 Data byte 0
Table 87. DCMI register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
DCMI_CR
Reserved
ENABL
E
Reser
v
e
d
EDM
FCR
C
VS
POL
HSP
O
L
PCKP
OL
ES
S
J
PEG
CROP
CM
CAPTURE
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0x04
DCMI_SR
Reserved
FNE
V
SYNC
HS
Y
N
C
Reset value
0
0
0
0x08
DCMI_RIS
Reserved
LI
N
E
_RI
S
VSY
NC_RIS
ERR_
R
IS
O
V
R_RIS
FRAME_
RIS
Reset value
0
0
0
0
0
0x0C
DCMI_IER
Reserved
LI
NE_I
E
V
SYNC_IE
ERR_IE
OV
R
_
IE
FRAME_IE
Reset value
0
0
0
0
0
0x10
DCMI_MIS
Reserved
LI
NE_
M
IS
V
SYNC_MIS
ERR_MIS
OV
R
_
M
IS
FR
A
M
E_
M
IS
Reset value
0
0
0
0
0