Analog-to-digital converter (ADC)
RM0090
392/1731
DocID018909 Rev 11
Figure 44. Single ADC block diagram
!$#X?).
!$#X?).
!NALOG TO DIGITAL
CONVERTER
!$#X?).
!NALOG
MUX
!$##,+
!$#)NTERRUPTTO.6)#
'0)/
PORTS
!NALOGWATCHDOG
!DD
RESS
DA
TAB
U
S
,OWERTHRESHOLDBITS
#OMPARERESULT
(IGHERTHRESHOLDBITS
&LAGS
ENABLEBITS
%/#
!7$
!NALOGWATCHDOGEVENT
6 $$!
633!
62%&
62%&
)NTERRUPT
%84)?
4)-?#(
&ROM!$#PRESCALER
BITS
%NDOFCONVERSION
CHANNELS
)NJECTED
CHANNELS
%NDOFINJECTEDCONVERSION
*%/#
%/#)%
!7$)%
*%/#)%
UPTO
UPTO
2EGULARDATAREGISTER
XBITS
)NJECTEDDATAREGISTERS
2EGULAR
3TARTTRIGGER
REGULARGROUP
%843%,;=BITS
%84%.
4)-?#(
%84)?
4)-?42'/
4)-?#(
4)-?42'/
3TARTTRIGGER
INJECTEDGROUP
*%843%,;=BITS
4)-?#(
*%84%.
;=BITS
;=BITS
$-!REQUEST
4EMPSENSOR
62%&).4
/62/62)%
$-!OVERRUN
6"!4
4)-?#(
4)-?42'/
4)-?#(
4)-?#(
4)-?42'/
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?#(
4)-?42'/
4)-?#(
4)-?42'/
4)-?#(
4)-?42'/
4)-?#(
AI