Debug support (DBG)
RM0090
1684/1731
DocID018909 Rev 11
Refer to the
Cortex
®
-M4 with FPU
r0p1 TRM
for further details.
Table 301. Cortex
®
-M4 with FPU AHB-AP registers
Address
offset
Register name
Notes
0x00
AHB-AP Control and Status
Word
Configures and controls transfers through the AHB
interface (size, hprot, status on current transfer, address
increment type
0x04
AHB-AP Transfer Address
-
0x0C
AHB-AP Data Read/Write
-
0x10
AHB-AP Banked Data 0
Directly maps the 4 aligned data words without rewriting
the Transfer Address Register.
0x14
AHB-AP Banked Data 1
0x18
AHB-AP Banked Data 2
0x1C
AHB-AP Banked Data 3
0xF8
AHB-AP Debug ROM Address Base Address of the debug interface
0xFC
AHB-AP ID Register
-