RS_Telecom IP
RM0082
766/844
Doc ID 018672 Rev 1
34.4 Functional
overview
The block diagram of Telecom module is shown below in
Figure 82.
Telecom block diagram
The AHB side interfaces the TDM block with the ARM processor. The GPIO side is the
interface to outside through PL_GPIOs.
I2S DOUT
OUT
I2S Output
SYNC (7:0)
SYNC(7:1) -OUT
Synchronizer Signals
SYNC(0) -INOUT
SPI_I2C (7:0)
OUT
SPI Chip Select /I2C Clock
IT (7:0)
IN
Interrupt bus
G10 (10:0)
INOUT
GPIOs
G8 (7:0)
INOUT
GPIOs
Table 698.
Telecom block pin signals (continued)
Signal
Direction
Description
HWD
A
TA
3:
1
HRE
SE
T
n
HC
LK
H
T
RA
NS
HBU
R
ST
HS
IZ
E
HA
D
D
R
HD
AT
A(
15
)
HS
E
Lr
eg
HREADYx
HRDATAx
HRESPx
HR
EA
D
Y
HR
D
A
T
A
HR
ESP
HA
D
D
R
HS
IZ
E HSELreg
HSEL_am
HSEL_sw
HSEL_buf
HA
D
D
R
HS
EL
AHB
GPIOs
Regs
Mux
Decoder
Defalut
slave
Int.block
Regs_rw
AM
Memory
SW
Memory
BUF
Memory
I2S
Memory
SYNC
TDM
CLK
AM Ctrl
SW Ctrl
BUF
Ctrl
SPI_I2
C
am_word
TDM
I2S
CLK
HR
ES
ETn
HC
LK
HS
E
Lr
eg
H
A
DDR
re
g
HW
DA
T
A
(3
1)
HR
ES
P
H
RDA
T
A
(3
1)
W
R
IT
EC
YC
HR
ES
ETn
HC
LK
HS
E
Lr
eg
H
A
DDR
re
g
HW
DA
T
A
(3
1)
HR
ES
P
H
RDA
T
A
(3
1)
W
R
IT
EC
YC
HR
ES
ETn
HC
LK
HS
E
Lr
eg
H
A
DDR
re
g
HW
DA
T
A
(3
1)
HR
ES
P
H
RDA
T
A
(3
1)
W
R
IT
EC
YC
SY
NC_GE
N
CL
K
_C
O
M
F
AM Read
SW r/w
BUF r/w
S
P
I_I2
C
_U
sa
ge
18
G
P
IO
s
BOO
T
_p
in
s(
12)
IT
(8
)
SY
N
C
7_
0
SY
NC
0_
In
SY
NC0_
O
ut
CLK
_f
rom
_st
or
CL
K
_for
_s
lav
e
CLK_in
t_inv
CL
K
_I
nt
DI
N
DO
U
T
Z
S
P
I_
I2C(
8)
S
S
0_S
S
I2
C_
S
C
L
I2S
_IN
I2
S
_OUT
I2
S
_C
LK
I2
S
_LRC
K
I2S Ctrl
I2S i/f
dataout
datain
datain