RM0082
RS_SDIO controller
Doc ID 018672 Rev 1
723/844
32.7.23 ACMD12ERSTS
register
When Auto CMD12 Error Status is set, the HD shall check this register to identify what kind
of error Auto CMD12 indicated. This register is valid only when the Auto CMD12 Error is set.
The ACMD12ERSTS bit assignments are given in
.
Table 644.
ERRIRQSIGEN register bit assignments
Bit
Name
Reset value
Type
Description
[15:14]
VDSERSIGEN
1’h0
RW1C
1’b0 - Masked
1’b1 - Enabled
[13]
CEATAERSIGEN
1’h0
RW1C
[12]
TGTRESERSIGEN
1’h0
RW1C
[11:10]
-
-
Rsvd
Reserved
[09]
ADMAERSIGEN
1’b0 - Masked
1’b1 - Enabled
[08]
ACMD12ERSIGEN
[07]
CURLERSIGEN
[06]
DATAEBSIGEN
[05]
DATACRCERSIGEN
[04]
DATATOERSIGEN
[03]
CMDIDXERSIGEN
[02]
CMDEBERSIGEN
[01]
CMDCRCERSIGEN
[00]
CMDTOERSIGEN
Table 645.
ACMD12ERSTS register bit assignments
Bit
Name
Reset value Type
Description
[15:08]
-
-
Rsvd
Reserved
[07]
CMDNIER
1’h0
ROC
This bit is set when the CMD_wo_DAT is not
executed due to an Auto CMD12 error (bit 4:1)
in this register.
1’b0 - No Error
1’b1 - Not Issued
[06:05]
-
-
Rsvd
Reserved
[04]
ACMD12IDXER
1’h0
ROC
Occurs if the Command Index error occurs in
response to a command.
1’b0 - No Error
1’b1 - Error
[03]
ACMD12EBER
1’h0
ROC
Occurs when detecting that the end bit of
command response is logic ‘0’.
1’b0 - No Error
1’b1 - End Bit Error Generated