RM0082
RS_Flexible static memory controller (FSMC)
Doc ID 018672 Rev 1
673/844
Table 606.
GenMemCtrlPeriphID3 register bit assignments
Table 607.
GenMemCtrlPeriphID1 register bit assignments
Table 608.
GenMemCtrlPCelllD2 register bit assignments
Table 609.
GenMemCtrlPCelllD3 register bit assignments
31.4.12 Calculating
the
FSMC timing parameters
NAND Flash Interface
NAND interface has 4 timing registers-
●
tset = timing from address, CSx, reg set to oen, wen.
●
twait= timing for eon, wen to last.
●
thold = timing from oen, wen (high) to end of cycle.
●
thiz = timing from start of cycle and enable data out bus (only for write mode).
Bit
Name
Reset
value
Description
[31:08]
-
-
Reserved. Read undefined. Write: should be zero.
[07:00]
GenMemC
trlPCellID0
8'h0D
These bits read back as 0x0D
Bit
Name
Reset
value
Description
[31:08]
-
-
Reserved. Read undefined. Write: should be zero.
[07:00]
GenMemC
trlPCellID1
8'hF0
These bits read back as 0xF0
Bit
Name
Reset
value
Description
[31:08]
-
-
Reserved. Read undefined. Write: should be zero.
[07:00]
GenMemC
trlPCellID2
8'h05
These bits read back as 0x05
Bit
Name
Reset
value
Description
[31:08]
-
-
Reserved. Read undefined. Write: should be zero.
[07:00]
GenMemC
trlPCellID3
8'hB1
These bits read back as 0xB1