DDR memory controller (MPMC)
RM0082
184/844
Doc ID 018672 Rev 1
10.13.76 MEM105_CTL
register
10.13.77 MEM106_CTL
register
10.13.78 MEM107_CTL
register
10.13.79 MEM108_CTL
register
[15]
-
-
-
Reserved. Read undefined. Write
should be zero.
[14:00] emrs2_data0
0x0000
0x0000 - 0x7FFF
EMRS2 data for chip select 0.
Table 148.
MEM104_CTL register bit assignments (continued)
Bit
Name
Reset
value
Range
Description
Table 149.
MEM105_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] lowpower_int_cnt
0x0
0x0 - 0xFFFF
Counts idle cycles to self refresh with memory
and controller clk gating.
[15:00] lowpower_ext_cnt
0x0
0x0 - 0xFFFF
Counts idle cycles to self refresh with memory
clock gating.
Table 150.
MEM106_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] lowpower_rfsh_hold
0x0
0x0 - 0xFFFF
Re-Sync counter for DLL in Clock Gate
Mode.
[15:00] lowpower_pwdwn_cnt
0x0
0x0 - 0xFFFF
Counts idle cycles to memory powerdown.
Table 151.
MEM107_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] tcpd
0x0
0x0 - 0xFFFF
DRAM TCPD parameter in cycles.
[15:00] lowpower_srfsh_cnt
0x0
0x0 - 0xFFFF
Counts idle cycles to memory self refresh.
Table 152.
MEM108_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] Reserved
-
-
Reserved. Read undefined. Write should be zero.
[15:00] TPDEX
0x0
0x0 - 0xFFFF
DRAM TPDEX parameter in cycles.