DDR memory controller (MPMC)
RM0082
170/844
Doc ID 018672 Rev 1
10.13.33 MEM28_CTL
register
10.13.34 MEM29_CTL
register
Table 106.
MEM28_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:28] -
-
-
Reserved. Read undefined. Write should be
zero.
[27:24]
AHB4_PRIORITY2_R
ELATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 2 CMDs from port 4.
[23:20] -
-
-
Reserved. Read undefined. Write should be
zero.
[19:16]
AHB4_PRIORITY1_R
ELATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 1 CMDs from port 4.
[15:12] -
-
-
Reserved. Read undefined. Write should be
zero.
[11:08]
AHB4_PRIORITY0_R
ELATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 0 CMDs from port 4.
[07:04] -
-
-
Reserved. Read undefined. Write should be
zero.
[03:00]
AHB3_PRIORITY7_R
ELATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 7 CMDs from port 3.
Table 107.
MEM29_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:28] -
-
-
Reserved. Read undefined. Write should be
zero.
[27:24]
AHB4_PRIORITY6_REL
ATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 6 CMDs from port
4.
[23:20] -
-
-
Reserved. Read undefined. Write should be
zero.
[19:16]
AHB4_PRIORITY6_REL
ATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 5 CMDs from port
4.
[15:12] -
-
-
Reserved. Read undefined. Write should be
zero.
[11:08]
AHB4_PRIORITY6_REL
ATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 4 CMDs from port
4.
[07:04] -
-
-
Reserved. Read undefined. Write should be
zero.
[03:00]
AHB4_PRIORITY3_REL
ATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 3 CMDs from port
4.