DocID025202 Rev 7
390/1080
RM0365
Analog-to-digital converters (ADC)
392
Table 97. ADC register map and reset values for each ADC (offset=0x000
for master ADC, 0x100 for slave ADC, x=1..2)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
ADCx_ISR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JQ
OV
F
AW
D
3
AW
D
2
AW
D
1
JE
OS
JEO
C
OV
R
EO
S
EO
C
EOS
M
P
ADRDY
Reset value
0
0
0
0
0
0
0
0
0
0
0
0x04
ADCx_IER
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JQ
OV
FI
E
AW
D
3
IE
AW
D
2
IE
AW
D
1
IE
JE
O
S
IE
JE
OCI
E
OV
RIE
EO
SI
E
EO
CIE
EO
S
M
PI
E
ADRDYIE
Reset value
0
0
0
0
0
0
0
0
0
0
0
0x08
ADCx_CR
ADCAL
ADCALDIF
ADVREG
EN[
1
:0
]
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JA
DS
TP
ADSTP
JA
DS
TA
R
T
ADS
TAR
T
ADDIS
AD
E
N
Reset value
0
0
1
0
0
0
0
0
0
0
0x0C
ADCx_CFGR
Res.
AWD1CH[4:0]
JA
UT
O
JA
WD1E
N
AW
D
1E
N
AW
D
1
S
G
L
JQ
M
JDI
S
CE
N
DISCNUM
[2:0]
DIS
C
EN
Res.
AU
T
D
LY
CONT
OV
RMOD
E
X
TEN[
1:
0]
EXTSEL
[3:0]
ALI
G
N
RES
[1:0]
Res.
DMACFG
DMAE
N
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x10
Reserved
Res.
0x14
ADCx_SMPR1
Res.
Res.
SMP9
[2:0]
SMP8
[2:0]
SMP7
[2:0]
SMP6
[2:0]
SMP5
[2:0]
SMP4
[2:0]
SMP3
[2:0]
SMP2
[2:0]
SMP1
[2:0]
Res.
Res.
Res.
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x18
ADCx_SMPR2
Res.
Res.
Res.
Res.
Res.
SMP18
[2:0]
SMP17
[2:0]
SMP16
[2:0]
SMP15
[2:0]
SMP14
[2:0]
SMP13
[2:0]
SMP12
[2:0]
SMP11
[2:0]
SMP10
[2:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x1C
Reserved
Res.
0x20
ADCx_TR1
Re
s.
Re
s.
Re
s.
Re
s.
HT1[11:0]
Re
s.
Re
s.
Re
s.
Re
s.
LT1[11:0]
Reset value
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0x24
ADCx_TR2
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
HT2[[7:0]
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
LT2[7:0]
Reset value
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0x28
ADCx_TR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
HT3[[7:0]
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
LT3[7:0]
Reset value
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0x2C
Reserved
Res.
0x30
ADCx_SQR1
Re
s.
Re
s.
Re
s.
SQ4[4:0]
Re
s.
SQ3[4:0]
Re
s.
SQ2[4:0]
Re
s.
SQ1[4:0]
Re
s.
Re
s.
L[3:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x34
ADCx_SQR2
Res.
Res.
Res.
SQ9[4:0]
Res.
SQ8[4:0]
Res.
SQ7[4:0]
Res.
SQ6[4:0]
Res.
SQ5[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x38
ADCx_SQR3
Res.
Res.
Res.
SQ14[4:0]
Res.
SQ13[4:0]
Res.
SQ12[4:0]
Res.
SQ11[4:0]
Res.
SQ10[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x3C
ADCx_SQR4
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
SQ16[4:0]
Re
s.
SQ15[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0x40
ADCx_DR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
regular RDATA[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x44-
0x48
Reserved
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
0x4C
ADCx_JSQR
Res.
JSQ4[4:0]
Res.
JSQ3[4:0]
Res.
JSQ2[4:0]
Res.
JSQ1[4:0]
JE
XT
EN
[1
:0
]
JEXTSEL
[3:0]
JL[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x50-
0x5C
Reserved
Res