DocID025202 Rev 7
138/1080
RM0365
Reset and clock control (RCC)
154
9.4.6
AHB peripheral clock enable register (RCC_AHBENR)
Address offset: 0x14
Reset value: 0x0000 0014
Access: no wait state, word, half-word and byte access
Note:
When the peripheral clock is not active, the peripheral register values may not be readable
by software and the returned value is always 0x0.
Bit 2
TIM4RST:
TIM4 timer reset (STM32F302xB/C devices only)
Set and cleared by software.
0: No effect
1: Reset TIM4
Bit 1
TIM3RST:
TIM3 timer reset (STM32F302xB/C devices only)
Set and cleared by software.
0: No effect
1: Reset TIM3
Bit 0
TIM2RST:
TIM2 timer reset
Set and cleared by software.
0: No effect
1: Reset TIM2
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
Res
Res
ADC12EN
Res
Res
Res
TSCEN
IOPG
EN
(1)
IOPF
EN
IOPE
EN
IOPD
EN
IOPC
EN
IOPB
EN
IOPA
EN
IOPH
EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res
Res
Res
Res
Res
Res
Res
Res
Res
CRC
EN
FMC
EN
FLITF
EN
Res
SRAM
EN
DMA2
EN
DMA1
EN
rw
rw
rw
rw
rw
rw
1. Only on STM32F302xDxE.
Bits 31:29 Reserved, must be kept at reset value.
Bit 28
ADC12EN:
ADC1 and ADC2 enable (ADC2 only in STM32F302xB/C)
Set and reset by software.
0: ADC1 and ADC2 clock disabled
1: ADC1 and ADC2 clock enabled
Bits 27:25 Reserved, must be kept at reset value.
Bit 24
TSCEN:
Touch sensing controller clock enable
Set and cleared by software.
0: TSC clock disabled
1: TSC clock enabled
Bit 23
IOPGEN
: IO port G clock enable. (Only on STM32F302xDxE)
Set and cleared by software.
0: IO port G clock disabled
1: IO port G clock enabled