
Low-power timer (LPTIM)
RM0453
950/1454
RM0453 Rev 2
The digital filters are divided into two groups:
•
The first group of digital filters protects the LPTIM internal or external inputs. The digital
filters sensitivity is controlled by the CKFLT bits
•
The second group of digital filters protects the LPTIM internal or external trigger inputs.
The digital filters sensitivity is controlled by the TRGFLT bits.
Note:
The digital filters sensitivity is controlled by groups. It is not possible to configure each digital
filter sensitivity separately inside the same group.
The filter sensitivity acts on the number of consecutive equal samples that should be
detected on one of the LPTIM inputs to consider a signal level change as a valid transition.
shows an example of glitch filter behavior in case of a 2 consecutive samples
programmed.
Figure 262. Glitch filter timing diagram
Note:
In case no internal clock signal is provided, the digital filter must be deactivated by setting
the CKFLT and TRGFLT bits to ‘0’. In that case, an external analog filter may be used to
protect the LPTIM external inputs against glitches.
28.4.6 Prescaler
The LPTIM 16-bit counter is preceded by a configurable power-of-2 prescaler. The prescaler
division ratio is controlled by the PRESC[2:0] 3-bit field. The table below lists all the possible
division ratios:
MS32490V1
CLKMUX
Input
Filter out
2 consecutive samples
2 consecutive samples
Filtered
Table 199. Prescaler division ratios
programming
dividing factor
000
/1
001
/2
010
/4
011
/8
100
/16
101
/32
110
/64
111
/128