
DocID024597 Rev 5
915/1830
RM0351
Advanced-control timers (TIM1/TIM8)
981
All sources are ORed before entering the timer BRK or BRK2 inputs, as per
below.
Figure 255. Break and Break2 circuitry overview
Note:
An asynchronous (clockless) operation is only guaranteed when the programmable filter is
disabled. If it is enabled, a fail safe clock mode (for example by using the internal PLL and/or
the CSS) must be used to guarantee that break events are handled.
069
&203RXWSXW
')6'0
%5($.RXWSXW
%.')%.[(
%.&03(
%.&033
&203RXWSXW
%.&03(
%.&033
%.,1LQSXWV
IURP$)
FRQWUROOHU
%.,1(
%.,13
%.)>@
)LOWHU
%.3
6RIWZDUHEUHDNUHTXHVWV%*
%.(
$SSOLFDWLRQEUHDNUHTXHVWV
%,)IODJ
%5.UHTXHVW
&203RXWSXW
')6'0
%5($.RXWSXW
%.')%.[(
%.&03(
%.&033
&203RXWSXW
%.&03(
%.&033
%.,1LQSXWV
IURP$)
FRQWUROOHU
%.,1(
%.,13
%.)>@
)LOWHU
%.3
6RIWZDUHEUHDNUHTXHVWV%*
%.(
$SSOLFDWLRQEUHDNUHTXHVWV
%5.UHTXHVW
(&&/2&.
3DULW\/2&.
39'/2&.
/RFNXS/2&.
(&&(UURU
5$0SDULW\(UURU
39'
&RUH/RFNXS
&66
%,)IODJ
6%,)IODJ
6\VWHPEUHDNUHTXHVWV