
Peripherals interconnect matrix
RM0351
326/1830
DocID024597 Rev 5
10.3.1
From timer (TIM1/TIM2/TIM3/TIM4/TIM5/TIM8/TIM15/TIM16/TIM17) to
timer (TIM1/TIM2/TIM3/TIM4/TIM5/TIM8/TIM15)
Purpose
Some of the TIMx timers are linked together internally for timer synchronization or chaining.
When one timer is configured in Master Mode, it can reset, start, stop or clock the counter of
another timer configured in Slave Mode.
A description of the feature is provided in:
Section 31.3.19: Timer synchronization
The modes of synchronization are detailed in:
•
Section 30.3.26: Timer synchronization
for advanced-control timers (TIM1/TIM8)
•
Section 31.3.18: Timers and external trigger synchronization
for general-purpose
timers (TIM2/TIM3/TIM4/TIM5)
•
Section 32.4.17: External trigger synchronization (TIM15 only)
for general-purpose
timer (TIM15)
Triggering signals
The output (from Master) is on signal TIMx_TRGO (and TIMx_TRGO2 for TIM1/TIM8)
following a configurable timer event.
The input (to slave) is on signals TIMx_ITR0/ITR1/ITR2/ITR3
The input and output signals for TIM1/TIM8 are shown in
The possible master/slave connections are given in:
•
Table 187: TIMx internal trigger connection
•
Table 192: TIMx internal trigger connection
•
Table 195: TIMx Internal trigger connection
EXTI
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
RTC
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
COMP1
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
COMP2
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SYST ERR
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
USB
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1. Numbers in table are links to corresponding detailed sub-section in
Section 10.3: Interconnection details
.
2. The “-” symbol in grayed cells means no interconnect.
Table 41. STM32L4x5/STM32L4x6 peripherals interconnect matrix
(1)
(2)
(continued)
Source
Destination
TI
M1
TI
M8
TI
M2
TI
M3
TI
M4
TI
M5
TI
M6
TI
M7
TI
M15
TI
M16
TI
M17
LPT
IM1
LPT
IM2
ADC1
ADC2
ADC3
DFSDM1
OP
AMP1
OP
AMP2
DAC1
DAC2
COMP1
COMP2
IRT
IM