Register description: Sound Terminal compatibility
STA380BW
100/162
DocID024543 Rev 1
7
Register description: Sound Terminal compatibility
To keep compatibility with previous Sound Terminal devices, the 0x7E bit D7 must be set to
0 after device turn-on and after any reset (via SW or via external pin).
Missing addresses are to be considered as reserved.
Table 95. I
2
C registers summary
Addr
Name
D7
D6
D5
D4
D3
D2
D1
D0
00
CONFA
FDRB
IR1
IR0
MCS2
MCS1
MCS0
01
CONFB
C2IM
C1IM
DSCKE
SAIFB
SAI3
SAI2
SAI1
SAI0
02
CONFC
CSZ3
CSZ2
CSZ1
CSZ0
OM1
OM0
03
CONFD
SME
ZDE
BQL
PSL
DSPB
04
CONFE
SVE
ZCE
PWMS
AME
NSBW
05
CONFF
EAPD
PWDN
LDTE
BCLE
IDE
OCFG1
OCFG0
06
MUTELOC
LOC1
LOC0
BQB_ALL
C3M
C2M
C1M
MMUTE
07
MVOL
MVOL[7:0]
08
CH1VOL
CH1VOL[7:0]
09
CH2VOL
CH2VOL[7:0]
0A
CH3VOL
CH3VOL[7:0]
0C
AUTO
XO3
XO2
XO1
XO0
AMAM2
AMAM1
AMAM0
AMAME
0E
C1CFG
C1OM1
C1OM0
C1LS1
C1LS0
C1BO
C1VBP
C1EQBP
C1TCB
0F
C2CFG
C2OM1
C2OM0
C2LS1
C2LS0
C2BO
C2VBP
C2EQBP
C2TCB
10
C3CFG
C3OM1
C3OM0
C3LS1
C3LS0
C3BO
C3VBP
11
TONE
TTC3
TTC2
TTC1
TTC0
BTC3
BTC2
BTC1
BTC0
12
L1AR
L1A3
L1A2
L1A1
L1A0
L1R3
L1R2
L1R1
L1R0
13
L1ATRT
L1AT3
L1AT2
L1AT1
L1AT0
L1RT3
L1RT2
L1RT1
L1RT0
14
L2AR
L2A3
L2A2
L2A1
L2A0
L2R3
L2R2
L2R1
L2R0
15
L2ATRT
L2AT3
L2AT2
L2AT1
L2AT0
L2RT3
L2RT2
L2RT1
L2RT0
16
CFADDR
CFA5
CFA4
CFA3
CFA2
CFA1
CFA0
17
B1CF1
C1B23
C1B22
C1B21
C1B20
C1B19
C1B18
C1B17
C1B16
18
B1CF2
C1B15
C1B14
C1B13
C1B12
C1B11
C1B10
C1B9
C1B8
19
B1CF3
C1B7
C1B6
C1B5
C1B4
C1B3
C1B2
C1B1
C1B0
1A
B2CF1
C2B23
C2B22
C2B21
C2B20
C2B19
C2B18
C2B17
C2B16
1B
B2CF2
C2B15
C2B14
C2B13
C2B12
C2B11
C2B10
C2B9
C2B8
1C
B2CF3
C2B7
C2B6
C2B5
C2B4
C2B3
C2B2
C2B1
C2B0
1D
A1CF1
C3B23
C3B22
C3B21
C3B20
C3B19
C3B18
C3B17
C3B16
1E
A1CF2
C3B15
C3B14
C3B13
C3B12
C3B11
C3B10
C3B9
C3B8
Obsolete Product(s) - Obsolete Product(s)