CXD5602 User Manual
-
958/1010
-
LPADC0 FIFO Read
0x000
LPADC1 FIFO Read
LPADC2 FIFO Read
LPADC3 FIFO Read
HPADC0 FIFO Read
HPADC1 FIFO Read
0x004
0x008
0x00C
0x080
0x084
FIFO Read Port
LPADC
0x000
0x200
HPADC Common
HPADC0
HPADC1
for Test
0x260
0x2A0
0x300
0x320
0x3FF
Figure ADC-119 Memory Map inside the ADCIF
3.21.4
Power Supply Control
The LPADC and the HPADC belong to power domain called PWD_SCU. Inside PWD_SCU, as lower level
power supply domains, there are module areas for power supply control shown below. Power supply control
registers for such areas are held in the TOPREG.
Table ADC-772 Power Supply Information
Target for
Power Supply
Control
Address
Offset
Bit
Bit Name
(TOPREG)
Description
LPADC
0x0004
[29]
WEN_LPADC
LPADC Power supply control Write
Enable
0: Disable 1: Enable
[13]
LPADC
LPADC Power supply control
0: OFF 1: ON
HPADC
[28]
WEN_HPADC
HPADC Power supply control Write
Enable
0: Disable 1: Enable
[12]
HPADC
HPADC Power supply control
0: OFF 1: ON
For control details, refer to Section of the SCU Control Sequence described in Chapter of the SCU (3.9).
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...