High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
SMSC LAN9312
269
Revision 1.4 (08-19-08)
DATASHEET
14.3
Host MAC Control and Status Registers
This section details the Host MAC System CSR’s. These registers are located in the Host MAC and
are accessed indirectly via the HBI system CSR’s.
lists Host MAC registers that are
accessible through the indexing method using the
Host MAC CSR Interface Command Register
and
Host MAC CSR Interface Data Register (MAC_CSR_DATA)
.
The Host MAC registers allow configuration of the various Host MAC parameters including the Host
MAC address, flow control, multicast hash table, and wake-up configuration. The Host MAC CSR’s
also provide serial access to the PHYs via the registers HMAC_MII_ACC and HMAC_MII_DATA.
These registers allow access to the 10/100 Ethernet PHY registers and the switch engine (via Port 0).
Table 14.6 Host MAC Adressable Registers
INDEX #
SYMBOL
REGISTER NAME
00h
RESERVED
Reserved for Future Use
01h
HMAC_CR
02h
HMAC_ADDRH
Host MAC Address High Register,
03h
HMAC_ADDRL
Host MAC Address Low Register,
04h
HMAC_HASHH
Host MAC Multicast Hash Table High Register,
05h
HMAC_HASHL
Host MAC Multicast Hash Table Low Register,
06h
HMAC_MII_ACC
Host MAC MII Access Register,
07h
HMAC_MII_DATA
Host MAC MII Data Register,
08h
HMAC_FLOW
Host MAC Flow Control Register,
09h
HMAC_VLAN1
Host MAC VLAN1 Tag Register,
0Ah
HMAC_VLAN2
Host MAC VLAN2 Tag Register,
0Bh
HMAC_WUFF
Host MAC Wake-up Frame Filter Register,
0Ch
HMAC_WUCSR
Host MAC Wake-up Control and Status Register,
0Dh-FFh
RESERVED
Reserved for Future Use