40
PCIE-6002 Installation and Use (6806800U70B)
Functional Description
Functional Description
3.7
Clock Distribution
The PCIE-6002 utilizes the PCI Express common clock architecture with the upstream host
providing the reference clock. A low-jitter fanout buffer is used to provide this clock to the
PEX and each M.2 or NGFF socket. A 32.768kHz PCI Express suspend clock is generated
on-board and provided to each M.2 or NGFF socket.
3.8
Reset Control
In addition to responding to the PCI Express fundamental reset, each installed M.2 AHCI
or NVMe SSD module can be individually controlled via the NVMe Reset Status or Control
register.
Summary of Contents for PCIE-6002
Page 1: ...PCIE 6002 Installation and Use P N 6806800U70B December 2019 ...
Page 6: ...List of Figures 6 PCIE 6002 Installation and Use 6806800U70B ...
Page 8: ...List of Tables 8 PCIE 6002 Installation and Use 6806800U70B ...
Page 14: ...14 PCIE 6002 Installation and Use 6806800U70B About this Manual About this Manual ...
Page 18: ...18 PCIE 6002 Installation and Use 6806800U70B Safety Notes Safety Notes ...
Page 22: ...22 PCIE 6002 Installation and Use 6806800U70B Sicherheitshinweise Sicherheitshinweise ...
Page 26: ...26 PCIE 6002 Installation and Use 6806800U70B Introduction Introduction ...
Page 50: ...50 PCIE 6002 Installation and Use 6806800U70B Related Documentation ...
Page 51: ...1 ...