11.5.22 CMU_IF - Interrupt Flag Register
Offset
Bit Position
0x0A0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31
CMUERR
0
R
CMU Error Interrupt Flag
Set upon illegal CMU write attempt (e.g. writing CMU_LFRCOCTRL while LFRCOBSY is set).
30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29
ULFRCOEDGE
0
R
ULFRCO Clock Edge Detected Interrupt Flag
Sets when ULFRCO clock switches phases.
28
LFRCOEDGE
0
R
LFRCO Clock Edge Detected Interrupt Flag
Sets when LFRCO clock switches phases.
27
LFXOEDGE
0
R
LFXO Clock Edge Detected Interrupt Flag
Sets when LFXO clock switches phases.
26:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14
LFTIMEOUTERR
0
R
Low Frequency Timeout Error Interrupt Flag
Set when LFTIMEOUT of CMU_HFXOCTRL triggers before the combined STARTUPTIMEOUT plus STEADYTIMEOUT of
the CMU_HFXOTIMEOUTCTRL register triggers.
13
HFRCODIS
0
R
HFRCO Disable Interrupt Flag
Set when a running HFRCO is disabled because of automatic HFXO start and selection.
12
HFXOSHUNTOPTR-
DY
0
R
HFXO Automatic Shunt Current Optimization Ready Interrupt Flag
Set when automatic HFXO shunt current optimization is ready.
11
HFXOPEAKDETRDY 0
R
HFXO Automatic Peak Detection Ready Interrupt Flag
Set when automatic HFXO peak detection is ready.
10
HFXOPEAKDETERR 0
R
HFXO Automatic Peak Detection Error Interrupt Flag
Set when automatic HFXO peak detection failed.
9
HFXOAUTOSW
0
R
HFXO Automatic Switch Interrupt Flag
Set when automatic selection of HFXO causes a switch of the source clock used for HFCLKSRC.
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 336