11.5.14 CMU_DBGCLKSEL - Debug Trace Clock Select
Offset
Bit Position
0x070
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
Access
R
W
Name
Bit
Name
Reset
Access Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0:0
DBG
0x0
RW
Debug Trace Clock
Select clock used for debug trace.
Value
Mode
Description
0
AUXHFRCO
AUXHFRCO is the debug trace clock
1
HFCLK
HFCLK is the debug trace clock
11.5.15 CMU_HFCLKSEL - High Frequency Clock Select Command Register
Offset
Bit Position
0x074
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
Access
W1
Name
Bit
Name
Reset
Access Description
31:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
2:0
HF
0x0
W1
HFCLK Select
Selects the clock source for HFCLK. Note that selecting an oscillator that is disabled will cause the system clock to stop.
Check the status register and confirm that oscillator is ready before switching. If the system can deal with a temporarily
stopped system clock, then it is okay to switch to an oscillator as soon as the status register indicates that the oscillator has
been enabled successfully.
Value
Mode
Description
1
HFRCO
Select HFRCO as HFCLK
2
HFXO
Select HFXO as HFCLK
3
LFRCO
Select LFRCO as HFCLK
4
LFXO
Select LFXO as HFCLK
5
HFRCODIV2
Select HFRCO divided by 2 as HFCLK
7
CLKIN0
Select CLKIN0 as HFCLK
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 329