![Silicon Laboratories EFR32xG14 Wireless Gecko Reference Manual Download Page 308](http://html1.mh-extra.com/html/silicon-laboratories/efr32xg14-wireless-gecko/efr32xg14-wireless-gecko_reference-manual_1271728308.webp)
11.5 Register Description
11.5.1 CMU_CTRL - CMU Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
1
1
0
0x00
0x00
Access
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21
HFRADIOCLKEN
1
RW
HFRADIOCLK Enable
Set to enable the HFRADIOCLK.
20
HFPERCLKEN
1
RW
HFPERCLK Enable
Set to enable the HFPERCLK.
19:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16
WSHFLE
0
RW
Wait State for High-Frequency LE Interface
Set to allow access to LE peripherals when running HFBUSCLK
LE
at frequencies higher than 32 MHz
15:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
9:5
CLKOUTSEL1
0x00
RW
Clock Output Select 1
Controls the clock output 1 multiplexer. To actually output on the pin, set CLKOUT1PEN in CMU_ROUTE.
Value
Mode
Description
0
DISABLED
Disabled
1
ULFRCO
ULFRCO (directly from oscillator)
2
LFRCO
LFRCO (directly from oscillator)
3
LFXO
LFXO (directly from oscillator)
6
HFXO
HFXO (directly from oscillator)
7
HFEXPCLK
HFEXPCLK
9
ULFRCOQ
ULFRCO (qualified)
10
LFRCOQ
LFRCO (qualified)
11
LFXOQ
LFXO (qualified)
12
HFRCOQ
HFRCO (qualified)
13
AUXHFRCOQ
AUXHFRCO (qualified)
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 308