10.5.23 EMU_DCDCLNFREQCTRL - DCDC Low Noise Controller Frequency Control
Offset
Bit Position
0x070
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x10
0x0
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28:24
RCOTRIM
0x10
RW
Reserved for internal use. Do not change.
Reserved for internal use. Do not change.
23:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
2:0
RCOBAND
0x0
RW
LN Mode RCO Frequency Band Selection
Low noise mode RCO frequency selection. 0~7: 3~8.95MHz, approximately 0.85MHz/step when the radio is disabled.
3~10MHz, 1MHz/step when the radio is enabled to match the clock frequency from the radio. Reset with POR, Hard Pin
Reset, or BOD Reset.
10.5.24 EMU_DCDCSYNC - DCDC Read Status Register
Offset
Bit Position
0x078
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
Access
R
Name
Bit
Name
Reset
Access Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
DCDCCTRLBUSY
0
R
DCDC CTRL Register Transfer Busy
Indicates the status of the DCDCCTRL transfer to the EMU OSC clock domain. Software cannot re-write the DCDCCTRL
register until this signal goes low.
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 265