![Silicon Laboratories EFR32xG14 Wireless Gecko Reference Manual Download Page 259](http://html1.mh-extra.com/html/silicon-laboratories/efr32xg14-wireless-gecko/efr32xg14-wireless-gecko_reference-manual_1271728259.webp)
10.5.17 EMU_DCDCZDETCTRL - DCDC Power Train NFET Zero Current Detector Control Register
Offset
Bit Position
0x050
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x1
0x5
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
9:8
ZDETBLANKDLY
0x1
RW
Reserved for internal use. Do not change.
Reserved for internal use. Do not change.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6:4
ZDETILIMSEL
0x5
RW
Reverse Current Limit Level Selection for Zero Detector
Zero detector is reconfigured as low-side reverse current limiter when LNFORCECCM=1 in LN mode. The configuration of
this register is calculated by the allowed average reverse current I_RMAX through the equation: ZDETILIMSEL=(I_RMAX
+40mA)*1.5/(2.5mA*(1)), where 40mA represents the current ripple with some margin, and the factor of 1.5 ac-
counts for detecting error and other variations. When the battery can tolerate large reverse current, it is recommended to
have I_RMAX=160mA to maximize ZDETILIMSEL to 7 with NFETCNT=15. Note that when LNFORCECCM=1 but ZDETI-
LIMSEL=0, the DCDC’s behavior will be very similar to when LNFORCECCM=0 - that is, the DCDC will be in DCM mode.
When LNFORCECCM=0, the zero detector will only detect zero-crossings (reverse-current limit=0 mA) and this register is
ignored. Reset with POR, Hard Pin Reset, or BOD reset.
3:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 259