6.5 Register Description
6.5.1 AAP_CMD - Command Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
Access
W1
W1
Name
Bit
Name
Reset
Access Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1
SYSRESETREQ
0
W1
System Reset Request
A system reset request is generated when set to 1. This register is write enabled from the AAP_CMDKEY register.
0
DEVICEERASE
0
W1
Erase the Flash Main Block, SRAM and Lock Bits
When set, all data and program code in the main block is erased, the SRAM is cleared and then the Lock Bit (LB) page is
erased. This also includes the Debug Lock Word (DLW), causing debug access to be enabled after the next reset. The in-
formation block User Data page (UD) is left unchanged, but the User data page Lock Word (ULW) is erased. This register is
write enabled from the AAP_CMDKEY register.
6.5.2 AAP_CMDKEY - Command Key Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00000000
Access
W1
Name
Bit
Name
Reset
Access Description
31:0
WRITEKEY
0x00000000
W1
CMD Key Register
The key value must be written to this register to write enable the AAP_CMD register.
Value
Mode
Description
0xCFACC118
WRITEEN
Enable write to AAP_CMD
Reference Manual
DBG - Debug Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 120