Semiconductor Group
2-1
1997-10-01
Fundamental Structure
C541U
2
Fundamental Structure
The C541U is fully compatible to the architecture of the standard 8051/C501 microcontroller family.
While maintaining the typical architectural characteristics of the C501, the C541U incorporates a
SSC synchronous serial interface, a versatile USB module as well as some enhancements in the
Fail Save Mechanism Unit.
Figure 2-1 shows a block diagram of the C541U.
Figure 2-1
Block Diagram of the C541U
Port 0
8-bit digit. I/O
Port 2
8-bit digit. I/O
Port 3
8-bit digit. I/O
Port 0
Port 1
Port 2
Port 3
OSC & Timing
CPU
Timer 0
Interrupt Unit
XTAL2
XTAL1
RESET
ALE
PSEN
EA
Port 1
6-bit digit. I/O
256 x 8
RAM
Timer
Progr. Watchdog
Emulation
Support
Logic
Oscillator Watchdog
OTP
Timer 1
SSC (SPI) Interface
USB
Module
Memory
D+
D-
C541U
8k x 8
PLL
Trans
cei
v
er
Summary of Contents for C541U
Page 1: ... 8 LW 026 0LFURFRQWUROOHU 8VHU V 0DQXDO http www siem ens d Sem iconductor ...
Page 7: ......
Page 21: ...Semiconductor Group 2 6 1997 10 01 Fundamental Structure C541U ...
Page 37: ...Semiconductor Group 4 6 1997 10 01 External Bus Interface C541U ...
Page 133: ...Semiconductor Group 6 88 1999 04 01 On Chip Peripheral Components C541U ...
Page 163: ...Semiconductor Group 8 8 1997 10 01 Fail Safe Mechanisms C541U ...
Page 185: ...Semiconductor Group 10 14 1997 10 01 OTP Memory Operation C541U ...