S5PC110_UM
3 ONENAND CONTROLLER
3-12
To reduce the power consumption for OneNAND interface and drive the clock output to OneNAND device, the
gated clock output is supported. If this feature is enabled, the OneNAND device clock is toggled only if the
OneNAND device is accessed to perform read or write operation. For more information, refer to the OneNAND
Interface Control (ONENAND_IF_CTRL) register.
The warm reset operation is supported. For more information, refer to the OneNAND Interface Command
(ONENAND_IF_CMD) register.
3.6.2 ONENAND INTERFACE CONFIGURATION
There are two configuration registers for the OneNAND Interface, namely:
1. OneNAND Interface Control (OneNAND_IF_CTRL) register
2. OneNAND Interface Asynchronous Timing Control (OneNAND_IF_ASYNC_TIMING_CTRL) register.
The OneNAND Interface Control Register (ONENAND_IF_CTRL) register holds configuration bits for following:
−
MUX : Mux/ Demux select (mux-type or demux-type)
−
GCE: Gated-clock enable (enable or disable)
−
RPE: Read prefetch enable (enable or disable)
−
RM : Read mode (synchronous vs. asynchronous)
−
BRWL: Burst read write latency (3 clock, … , 7 clock)
−
BL: Burst length (4-/8-/16-/32-/1024-burst or continuous)
−
HF: High frequency (enable or disable)
−
WM : Write mode (synchronous vs. asynchronous)
The OneNAND controller requires a correct operation sequence to change the OneNAND Interface Control
(ONENAND_IF_CTRL) register value. To update this register the system software must follow the specific
sequence illustrated in
. Note that the OneNAND Read Write Busy (ORWB) bit must be checked to
confirm that there is no bus transaction in progress on the OneNAND interface before write new configuration to
the OneNAND Interface Control (ONENAND_IF_CTRL) register. Also note that the System Configuration 1
registers of all the OneNAND devices must be set by the same configuration value though the OneNAND interface
supports multiple (up to eight) OneNAND devices.
The OneNAND Interface Asynchronous Timing Control (ONENAND_IF_ASYNC_TIMING_CTRL) register holds
configuration bits for following:
−
WHL: nWE signal high length (1 clock, … , 15 clock)
−
WLL: nWE signal low length (1 clock, … , 15 clock)
−
OHL: nOE signal high length (1 clock, … , 15 clock)
−
OLL: nOE signal low length (2 clock, … , 16 clock)
The OneNAND controller requires a correct operation sequence to change the OneNAND Interface Asynchronous
Timing Control (ONENAND_IF_ASYNC_TIMING_CTRL) register value. To update this register the system
software must follow the specific sequence illustrated in
. Note that the OneNAND Read Write
Busy(ORWB) bit must be checked to confirm that there is no bus transaction in progress on the OneNAND
interface before write new configuration to the OneNAND Interface Asynchronous Timing Control
(ONENAND_IF_ASYNC_TIMING_CTRL) register.
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...