S3F84B8_UM_REV 1.00
21 ELECTRICAL DATA
21-6
Table 21-5 Oscillation Stabilization Time
(T
A
= –40°C to + 85°C, V
DD
= 1.8V to 5.5V)
Oscillator
Test Condition
Minimum
Typical
Maximum
Unit
Main crystal
stabilization time
f
OSC
> 1.0MHz
– – 20
ms
Main ceramic
stabilization time
Oscillation stabilization is achieved when
V
DD
is equal to the minimum oscillator
voltage range.
– – 10
ms
External clock
(main system)
X
IN
input high and low width (t
XH
, t
XL
)
25 – 500
ns
t
WAIT
when released by a reset
–
219/f
OSC
– ms
Oscillator
stabilization wait
time
t
WAIT
when released by an interrupt
– – –
ms
NOTE:
1. f
OSC
specifies the oscillator frequency.
2. When released by an interrupt, the duration of oscillator stabilization wait time (t
WAIT
) is determined by the settings in asic
timer control register, BTCON.