DPLL
BRIGHTNESS (DISPLAY BRIGHTNESS SETTING)
bL1-8
(Brightness Level 1~8, The Smaller The Value, The Lower The Brightness.)
USB
MODE
(USB Input)
DPLL 1~9, the lower the value, the smaller the clock jitter
.
This DPLL setting is a unique function of ESS series products. It can adjust the bandwidth
of the DPLL digital phase-locked loop circuit inside the chip, so that the chip can
achieve a balance between anti-clock jitter and input tolerance.
Effect:
When the clock stability of the input signal is good, this value can be reduced,
so that the clock performance of the system is better;
When the clock stability of the input signal is not good, the sound may be
interrupted. Increasing this value can avoid the occurrence of audio
interruption! Especially when using TV as the signal source.
C2OO
U1.0 MODE, U1.1 MODE
U2.0
(USB2.0 needs to install the driver when connecting to the WIN system,
and supports high-standard sampling rate)
"MM64#EFWJDFTDBOCFDPOOFDUFEXJUIPVUESJWFS
*UDBOTVQQPSUUIFDPOOFDUJPOPGWBSJPVTHBNFDPOTPMFTTVDIBT
9#091414BOETPPO
64#POMZTVQQPSUTVQUPCJUL)[
Summary of Contents for C2OO
Page 1: ...7FS 64 3 6 C2OO...
Page 2: ...2 C2OO...
Page 3: ...44 4 2 CJU L 159 4 01 9 04 P1 4 1 CJU L 4 P1 4 J 3FT C2OO...
Page 5: ...2 7 AAA C2OO...
Page 6: ...Y 4 4 Y Y Y 64 Y Y Y NN NN 7 64 534 C2OO 1 2 3 4 5 6 7 8 11 12 10 9...
Page 7: ...165 USB USB BT OPT COA C2OO 065165 L o H o G H G L...
Page 8: ...FL1 FL2 FL3 Apodizing FL4 FL5 FL6 FL7 Brickwall PCM FILTER PCM C2OO...
Page 19: ...7FS 64 3 6 C2OO...
Page 20: ...C2OO 2 4 4...
Page 21: ...44 4 2 CJU L 159 4 MVFUPPUI 01 P1 4 1 CJU L 9 04 MVFUPPUI 4 P1 4 C2OO...
Page 23: ...C2OO No 7 AAA 2 1 FN 5...
Page 24: ...Y 4 4 Y Y Y 64 Y Y Y 3 NN NN 7 MVFUPPUI 64 534 C2OO 1 2 3 4 5 6 7 8 11 12 10 9...
Page 25: ...165 USB USB BT 6 5005 OPT COA C2OO 065165 L o H o G H G L...
Page 26: ...FL1 FL2 FL3 APODIZING FL4 FL5 FL6 FL7 Brickwall PCM FILTER PCM C2OO...
Page 27: ...1 DPLL 1 9 BRIGHTNESS bL1 8 _ 1 44 1 USB USB U1 0 U1 1 8 86 1 C2OO 64 9 09 14 14 64 CJU L...