CHAPTER 13 A/D CONVERTER
Page 297 of 920
Figure 13 - 8 Format of A/D converter mode register 2 (ADM2) (2/2)
Note
Refer to “Transition time from STOP mode to SNOOZE mode” in
Caution
Rewrite the value of the ADM2 register while conversion is stopped (ADCS = 0, ADCE = 0).
Figure 13 - 9 ADRCK Bit Interrupt Signal Generation Range
Remark
If INTAD does not occur, the A/D conversion result is not stored in the ADCR or ADCRH register.
Address: F0010H
After reset: 00H
Symbol
7
6
5
4
<3>
<2>
1
<0>
0
Checking the upper limit and lower limit conversion result values
0
The interrupt signal (INTAD) is output when the ADLL register
≤
the ADCR register
≤
the ADUL register
(AREA1).
1
The interrupt signal (INTAD) is output when the ADCR register < the ADLL register (AREA2) or the
ADUL register < the ADCR register (AREA3).
Figure 13 - 9 shows the generation range of the interrupt signal (INTAD) for AREA1 to AREA3.
Specification of the SNOOZE mode
0
Do not use the SNOOZE mode function.
1
Use the SNOOZE mode function.
When there is a hardware trigger signal in the STOP mode, the STOP mode is exited, and A/D conversion is performed
without operating the CPU (the SNOOZE mode).
• The SNOOZE mode function can only be specified when the high-speed on-chip oscillator clock is selected for the
CPU/peripheral hardware clock (f
CLK
). If any other clock is selected, specifying this mode is prohibited.
• Using the SNOOZE mode function in the software trigger mode or hardware trigger no-wait mode is prohibited.
• Using the SNOOZE mode function in the sequential conversion mode is prohibited.
• When using the SNOOZE mode function, specify a hardware trigger interval of at least “shift time to SNOOZE mode
+ conversion start time + A/D power supply stabilization wait time + A/D conversion time + 2 f
CLK
clock”
• Even when using SNOOZE mode, be sure to set the AWC bit to 0 in normal operation and change it to 1 just before
shifting to STOP mode.
Also, be sure to change the AWC bit to 0 after returning from STOP mode to normal operation.
If the AWC bit is left set to 1, A/D conversion will not start normally in spite of the subsequent SNOOZE or normal
operation mode.
Selection of the A/D conversion resolution
0
10-bit resolution
1
8-bit resolution
1111111111
0000000000
ADCR register value
(A/D conversion result)
ADUL register setting
ADLL register setting
AREA 3
(ADUL
<
ADCR)
AREA 1
(ADLL
≤
ADCR
≤
ADUL)
AREA 2
(ADCR
<
ADLL)
INTAD is generated
when ADRCK = 1.
INTAD is generated
when ADRCK = 0.
INTAD is generated
when ADRCK = 1.
Summary of Contents for RL78/G1H
Page 941: ...R01UH0575EJ0120 RL78 G1H...