R01UH0136EJ0210 Rev.2.10
Page 530 of 800
Jul 31, 2012
M16C/64A Group
24. Serial Interface SI/O3 and SI/O4
24.4
Interrupt
Refer to the operation example for interrupt source or interrupt request generation timing. Refer to 14.7
“Interrupt Control” for interrupt control. Table 24.5 lists Registers Associated with SI/O3 and SI/O4.
The interrupts below share the interrupt vector and interrupt control register with other peripheral
functions. To use the following interrupts, set the bits as follows:
•
SI/O3: Set the IFSR6 bit in the IFSR register to 0 (SI/O3).
•
SI/O4: Set the IFSR7 bit in the IFSR register to 0 (SI/O4).
Set the POL bit in the SiIC register to 0 (falling edge).
Table 24.5
Registers Associated with SI/O3 and SI/O4
Address
Register
Symbol
Reset Value
SI/O4 Interrupt Control Register
SI/O3 Interrupt Control Register
Summary of Contents for M16C/60 Series
Page 853: ...M16C 64A Group R01UH0136EJ0210...