Universal Asynchronous Receiver/Transmitter (UART)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
293
14.2.12
IRDA_SIR_TX_PW_CTRL
Name:
IrDA SIR Tx Pulse Width Control Register
Size:
32 bits
Address offset:
0x002C
Read/write access:
read/write
31
30
29
28
27
…
19
18
17
16
UPPERBOUND
_SHIFTRIGHT
TXPULSE_UPPERBOUND_SHIFTVAL
R/W
R/W
15
14
13
12
11
…
3
2
1
0
LOWBOUND_S
HIFTRIGHT
TXPULSE_LOWBOUND_SHIFTVAL
R/W
R/W
Bit
Name
Access
Reset Description
31
UPPERBOUND_SHIFTRIGHT
R/W
0
0: Shift left (minus offset value of txplsr[30:16])
1: Shift right (plus offset value of txplsr[30:16])
30:16
TXPULSE_UPPERBOUND_SHIFTVAL R/W
0
The shift value of SIR Tx pulse’s right edge position.
The nominal IrDA SIR Tx pulse width is 3/16 bits time.
To increase or decrease the right edge position of Tx pulse, change the
value.
15
LOWBOUND_SHIFTRIGHT
R/W
0
0: Shift left (minus offset value of txplsr[14:0])
1: Shift right (plus offset value txplsr[14:0])
14:0
TXPULSE_LOWBOUND_SHIFTVAL
R/W
0
The shift value of SIR Tx pulse’s left edge position.
The nominal IrDA SIR Tx pulse width is 3/16 bits time.
To increase or decrease the left edge position of Tx pulse, change the
value.
14.2.13
IRDA_SIR_RX_PW_CTRL
Name:
IrDA SIR Rx Pulse Width Control Register
Size:
32 bits
Address offset:
0x0030
Read/write access:
read/write
31
30
29
28
…
19
18
17
16
RSVD
15
14
13
…
3
2
1
0
R_SIR_RX_FILTER_THRS
R_SIR_RX_FILT
ER_TH
R/W
R/W
Bit
Name
Access
Reset
Description
31:16
RSVD
N/A
-
Reserved
15:1
R_SIR_RX_FILTER_THRS
R/W
0
Threshold of SIR Rx filter.
Rx pulse is valid only when Rx pulse width is larger than the threshold.
0
R_SIR_RX_FILTER_EN
R/W
0
Function enable of SIR Rx filter.
14.2.14
BAUD_MON
Name:
Baud Rate Monitor Register
Size:
32 bits
Address offset:
0x0034
Read/write access:
read/write
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03