Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
288
THR/RBR doesn’t care the value of DLAB.
6
BREAK_CTRL
R/W
0
Break Control bit
0: Break is disabled.
1: The serial out is forced into logic ‘0’ (break state).
5
STICK_PARITY
R/W
0
Stick Parity bit.
If eps bit is 1, parity bit of character shall be 0.
If eps bit is 0, parity bit of character shall be 1.
4
EVEN_PARITY_SEL
R/W
0
Even Parity select
0: Odd number of logic ‘1’ is transmitted and checked in each word (data
and parity combined). In other words, if the data has an even number of ‘1’
in it, then the parity bit is ‘1’.
1: Even number of logic ‘1’ is transmitted in each word.
3
PARITY_EN
R/W
0
Parity Enable
0: No parity
1: Parity bit is generated on each outgoing character and is checked on each
incoming one
2
STB
R/W
0
This is bit specifies the number of Stop bits transmitted and received in each
serial character.
0: 1 stop bit
1: 2 stop bits
Note
: The receiver always checks the first stop bit only.
1
RSVD
N/A
-
Reserved
0
WLS0
R/W
1
Word length selection
0: Data is 7 bits word length.
1: Data is 8 bits word length.
14.2.4
MCR
Name:
Modem Control Register
Size:
32 bits
Address offset:
0x0010
Read/write access:
read/write
31
30
…
7
6
5
4
3
2
1
0
RSVD
AUTOFLOW_EN
LOOPBACK_EN
OUT2
OUT1
RTS
DTR
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Access Reset
Description
31:6
RSVD
N/A
-
Reserved
5
AUTOFLOW_EN
R/W
0
Auto Flow Enable (AFE)
This bit enables auto flow control.
4
LOOPBACK_EN
R/W
0
Loopback mode
0: Normal operation
1: Loopback mode
3
OUT2
R/W
0
This bit controls the output 2 (OUT2_) signal, which is an auxiliary user-designated output.
Bit 3 affects the OUT2_ in a manner identical to that described below for bit 0.
In loopback mode, connected to Data Carrier Detect (DCD)
2
OUT1
R/W
0
This bit controls the Output 1 (OUT1_) signal, which is an auxiliary user-designated output.
Bit 2 affects the OUT1_ in a manner identical to that described below for bit 0.
In loopback mode, connected to Ring Indicator (RI) signal input
1
RTS
R/W
0
Request to Send (RTS) signal control
0: RTS is logic 1
1: RTS is logic 0
This bit controls the RTS_ output. Bit 1 affects the RTS_ output in a manner identical to that
described below for bit 0.
0
DTR
R/W
0
Data Terminal Ready (DTR) signal control
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03