OP7100
48 Hardware
RE (Receiver Enable)
This bit controls the receiver: 1
⇒
enabled, 0
⇒
disabled. When this bit is
cleared, the processor aborts the operation in progress, but does not disturb
RDRF or the error flags.
MPE (Multiprocessor Enable)
This bit (1
⇒
enabled, 0
⇒
disabled) controls multiprocessor communica-
tion mode which uses an extra bit for selective communication when a
number of processors share a common serial bus. This bit has effect only
when MP in Control Register B is set to 1. When this bit is 1, only bytes
with the MP bit on will be detected. Others are ignored. If this bit is 0, all
bytes received are processed. Ignored bytes do not affect the error flags or
RDRF.
ASCI Control Register B
Control Register B configures the multiprocessor mode, parity, and baud
rate for each channel.
SS (Source/Speed Select)
Coupled with the prescaler (
PS
) and the divide ratio (
DR
), the
SS
bits select
the source (internal or external clock) and the baud rate divider, as shown
in Table 3-4.
CNTLB0
(02H) and
CNTLB1
(03H)
7
6
5
4
3
2
1
0
MPBT
MP
/CTS
PS
PEO
DR
SS2
SS1
SS0
R / W
R / W
R / W
R / W
R / W
R / W
R / W
R / W
Table 3-4. Baud Rate Divide Ratios
for Source/Speed Select Bits
SS2
SS1
SS0
Divide Ratio
0
0
0
÷ 1
0
0
1
÷ 2
0
1
0
÷ 4
0
1
1
÷ 8
1
0
0
÷ 16
1
0
1
÷ 32
1
1
0
÷ 64
1
1
1
external clock*
*
May not exceed system clock ÷ 40
Summary of Contents for OP7100
Page 1: ...OP7100 Serial Graphic Display User s Manual 019 0065 070831 O ...
Page 10: ...OP7100 x About This Manual ...
Page 16: ...OP7100 16 Overview ...
Page 74: ...OP7100 74 Software ...
Page 82: ...OP7100 82 Graphics Programming ...
Page 88: ...OP7100 88 Installation ...
Page 98: ...OP7100 98 Specifications ...
Page 108: ...OP7100 108 Memory I O Map and Interrupt Vectors ...
Page 112: ...112 Serial Interface Board 2 OP7100 ...
Page 113: ...OP7100 Backup Battery 113 APPENDIX E BACKUP BATTERY ...
Page 116: ...OP7100 116 Backup Battery ...
Page 124: ...OP7100 124 Index ...
Page 126: ...XX0000 Schematics ...