GSM/GPRS Module
M85 Hardware Design
M85_Hardware_Design Confidential / Released 60 / 92
Table 19: Configuration
3.11.2. Timing
The sample rate of the PCM interface is 8 KHz and the clock source is 256 KHz, so every frame contains
32 bits data, since M80 supports 16 bits line code PCM format, the left 16 bits are invalid. The following
diagram shows the timing of different combinations. The synchronization length in long synchronization
format can be programmed by firmware from one bit to eight bits. In the Sign extension mode, the high
three bits of 16 bits are sign extension, and in the Zero padding mode, the low three bits of 16 bits are
zero padding.
1
2
1
1
1
0
9
8
7
6
5
4
3
2
1
0
1
2
1
1
1
0
9
8
7
6
5
4
3
2
1
0
PCM_CLK
PCM_SYN
C
PCM_OUT
PCM_IN
MSB
MSB
Sign
extension
Sign
extension
Figure 39: Long Synchronization & Sign Extension Diagram
PCM
Line interface Format
Linear
Data length
Linear
:
13 bits
Sample rate
8KHz
PCM clock/synchronization source
PCM master mode: clock and synchronization is
generated by module
PCM synchronization rate
8KHz
PCM clock rate
PCM master mode:256 KHz(line)
PCM synchronization format
Long/short synchronization
PCM data ordering
MSB first
Zero padding
Yes
Sign extension
Yes
Quectel
Confidential