Quatech DS-302 User Manual Download Page 1

                

  W A R R A N T Y   I N F O R M A T I O N

          Q u a t e c h   I n c .   w a r r a n t s   t h e      D S - 2 0 2   /   D S - 3 0 2      
t o   b e   f r e e   o f   d e f e c t s   f o r     o n e   ( 1 )  y e a r       f r o m   t h e
d a t e   o f   p u r c h a s e .     Q u a t e c h   I n c .   w i l l   r e p a i r   o r   r e p l a c e
a n y   b o a r d   t h a t   f a i l s   t o   p e r f o r m   u n d e r   n o r m a l   o p e r a t i n g
c o n d i t i o n s   a n d   i n   a c c o r d a n c e   w i t h   t h e   p r o c e d u r e s
o u t l i n e d   i n   t h i s   d o c u m e n t   d u r i n g   t h e   w a r r a n t y   p e r i o d .
A n y   d a m a g e   t h a t   r e s u l t s   f r o m   i m p r o p e r   i n s t a l l a t i o n ,
operation, or general misuse voids all warranty rights.

     Although every attempt has been made to guarantee
t h e   a c c u r a c y   o f   t h i s   m a n u a l ,   Q u a t e c h   I n c .   a s s u m e s   n o
l i a b i l i t y   f o r   d a m a g e s   r e s u l t i n g   f r o m   e r r o r s   i n   t h i s
d o c u m e n t .     Q u a t e c h   I n c .   r e s e r v e s   t h e   r i g h t   t o   e d i t   o r
append to this document at any time without notice.

          P l e a s e   c o m p l e t e   t h e   f o l l o w i n g   i n f o r m a t i o n   a n d
r e t a i n   f o r   y o u r   r e c o r d s .     H a v e   t h i s   i n f o r m a t i o n
available when requesting warranty service.

DATE OF PURCHASE:    

                                                             

MODEL NUMBER:   

D S - 2 0 2   /   D S - 3 0 2                                      

PRODUCT DESCRIPTION: 

  D U A L   C H A N N E L   R S - 4 2 2   /   R S - 4 8 5            

                     

A S Y N C H R O N O U S

  C O M M U N I C A T I O N

  B O A R D    

SERIAL NUMBER:
                                                                     

I B M T M ,   P C / X T T M ,   P C / A T T M ,   a n d   P S / 2T M   a r e   t r a d e m a r k s   o f
International Business Machines.

                           i

Summary of Contents for DS-302

Page 1: ...nty rights Although every attempt has been made to guarantee the accuracy of this manual Quatech Inc assumes no liability for damages resulting from errors in this document Quatech Inc reserves the ri...

Page 2: ...DENTIFICATION REGISTER 5 FIFO CONTROL REGISTER 7 LINE CONTROL REGISTER 8 MODEM CONTROL REGISTER 10 LINE STATUS REGISTER 11 MODEM STATUS REGISTER 13 SCRATCHPAD REGISTER 14 FIFO INTERRUPT MODE OPERATION...

Page 3: ...elections 15 Figure 8 Divisor latch options 15 Figure 9 Address selection switches 16 Figure 10 Address selection examples 17 Figure 11 Channel enable disable selection 17 Figure 12 System interrupt c...

Page 4: ...t i n g a n d o r s h a r i n g o n e o f s i x p o s s i b l e interrupt request lines IRQ 2 3 4 5 6 7 II BOARD DESCRIPTION A component diagram of the DS 202 DS 302 showing the locations of the 16450...

Page 5: ...Figure 1 DS 202 DS 302 component layout...

Page 6: ...ioritized transmit receive and status interrupts The following pages provide a brief summary of the internal registers available within the 16450 and 16550 ACEs The registers are addressed as shown in...

Page 7: ...or and data carrier detect ELSI Receiver Line Status Interrupt When set logic 1 enables interrupts on o v e r r u n p a r i t y f r a m i n g e r r o r s a n d b r e a k indication ETBEI Transmitter H...

Page 8: ...cation Indicates highest priority interrupt pending if a n y S e e I P a n d f i g u r e 3 N O T E I I D 2 i s always a logic 0 in the 16450 and in the 16550 character mode IP Interrupt Pending W h e...

Page 9: ...mode Indicates the receiver FIFO trigger level has been reached The interrupt is reset when the FIFO drops below the the trigger level Character Timeout FIFO mode only Indicates no characters have bee...

Page 10: ...e l f o r t h e F I F O interrupt as given in figure 4 below RCVR FIFO RXT1 RXT0 Trigger level bytes 0 0 1 0 1 4 1 0 8 1 1 14 Figure 4 FIFO trigger levels DMAM DMA Mode Select When set logic 1 RxRDY a...

Page 11: ...O c o n t r o l r e g i s t e r a r e w r i t t e n t o o r t h e b i t s w i l l b e ignored LINE CONTROL REGISTER D7 DLAB Divisor latch access bit D6 BKCN Break control D5 STKP Stick parity D4 EPS E...

Page 12: ...TKP and figure 5 STKP EPS PEN Parity x x 0 None 0 0 1 Odd 0 1 1 Even 1 0 1 Logic 1 1 1 1 Logic 0 Figure 5 16450 16550 parity selections STB Number of Stop Bits Defines the number of stop bits per char...

Page 13: ...d t h r o u g h t h e M O D E M c o n t r o l register B i t s O U T 2 O U T 1 R T S a n d D T R p e r f o r m i d e n t i c a l functions on their respective outputs When these b i t s a r e s e t l...

Page 14: ...a k i n d i c a t i o n s i n t h e r e c e i v e r FIFO FFRX is reset by reading the line status register TEMT Transmitter Empty Indicates the transmitter holding register or F I F O a n d t h e t r...

Page 15: ...til SIN goes to the mark state logic 1 and a valid start bit is received FE Framing Error Indicates the received character had an invalid stop bit The stop bit following the last data or parity bit wa...

Page 16: ...To Send Complement of the CTS input Bits DDCD TERI DDSR and DCTS are the sources of MODEM status interrupts These bits are reset when the MODEM status register is read DDCD Delta Data Carrier Detect...

Page 17: ...ty IV BAUD RATE SELECTION The 16450 16550 ACE determines the baud rate of t h e s e r i a l o u t p u t u s i n g a c o m b i n a t i o n o f t h e i n p u t clock frequency and the value written to t...

Page 18: ...432 MHz 10 1 8432 MHz Desired Divisor Error Between Desired Baud Rate Latch Value and Actual Value 50 2304 75 1536 110 1047 0 026 150 768 300 384 600 192 1200 96 1800 64 2000 58 0 69 2400 48 3600 32 4...

Page 19: ...F F position requires the address bit to be 1 Address lines A10 A15 must be 0 for port selection Some address selection examples are given in figure 10 J u m p e r J 4 i s u s e d t o i n d e p e n d...

Page 20: ...8H 1 2 3 4 5 6 7 8 ON _ _ _ _ _ _ _ _ 0 2 1 8 4 2 0 8 BASE ADDRESS 3 E 8 03E8H 1 2 3 4 5 6 7 8 ON _ _ _ _ _ _ _ _ 0 2 0 8 4 2 0 0 BASE ADDRESS 2 E 0 02E0H Figure 10 Address selection examples J4 3 _ _...

Page 21: ...n n e l 1 J 6 f o r channel 2 An additional feature of the DS 202 DS 302 is the ability to share one interrupt level between both communication channels or to share an interrupt level with another Qu...

Page 22: ...ceiver RCLK ___ DTR RxD ___ RS 422 485 DSR Receiver ___ DCD __ RI 16450 Figure 14 Output control block diagram Auxiliary Channel Configuration The function of jumpers J8 and J10 is to control t h e s...

Page 23: ...16b Transmission of XCLK can be used to synchronize communications with a peripheral or to provide a shift clock to a receiver XCLK is transmitted by connecting pins 5 and 6 of the jumper block figure...

Page 24: ...XCLK transmission XCLK RCLK loopback RCLK reception AUXOUT RTS XCLK 4 _ _ _ 6 1 _ _ _ 3 CTS RCLK AUXIN c RTS CTS loopback XCLK RCLK loopback AUXOUT AUXIN loopback Figure 16 Auxiliary channel configur...

Page 25: ...h i m p e d a n c e state If the jumper is installed between pins 2 and 6 t h e l o g i c a l s e n s e o f D T R i s i n v e r t e d T h a t i s clearing DTR logic 0 enables the transmitter drivers w...

Page 26: ...RIPTION 1 AUXOUT When combine with AUXOUT provides the auxiliary channel output defined by jumper J8 J10 2 TxD When combined with TxD provides the serial data output 3 GND Chassis ground 4 RxD When co...

Page 27: ...5 Replace system cover X SPECIFICATIONS Bus interface ISA 8 bit bus Controllers 2 16450 Asynchronous Communication Elements 16550 optional Interface 2 D 9 female connectors Transmit drivers MC3487 or...

Reviews: