2004 Mar 01
35
Philips Semiconductors
Product specification
Digital video encoder
SAA7102; SAA7103
Table 24
“ITU-R BT.601” signal component levels
Note
1. Transformation:
a) R = Y + 1.3707
×
(C
R
−
128)
b) G = Y
−
0.3365
×
(C
B
−
128)
−
0.6982
×
(C
R
−
128)
c) B = Y + 1.7324
×
(C
B
−
128).
Table 25 Pin assignment for input format 0
Table 26 Pin assignment for input format 1
Table 27 Pin assignment for input format 2
Table 28 Pin assignment for input format 3
COLOUR
Y
C
B
C
R
R
G
B
White
235
128
128
235
235
235
Yellow
210
16
146
235
235
16
Cyan
170
166
16
16
235
235
Green
145
54
34
16
235
16
Magenta
106
202
222
235
16
235
Red
81
90
240
235
16
16
Blue
41
240
110
16
16
235
Black
16
128
128
16
16
16
8 + 8 + 8-BIT 4 : 4 : 4 NON-INTERLACED
RGB/C
B
-Y-C
R
PIN
FALLING
CLOCK EDGE
RISING
CLOCK EDGE
PD11
G3/Y3
R7/C
R
7
PD10
G2/Y2
R6/C
R
6
PD9
G1/Y1
R5/C
R
5
PD8
G0/Y0
R4/C
R
4
PD7
B7/C
B
7
R3/C
R
3
PD6
B6/C
B
6
R2/C
R
2
PD5
B5/C
B
5
R1/C
R
1
PD4
B4/C
B
4
R0/C
R
0
PD3
B3/C
B
3
G7/Y7
PD2
B2/C
B
2
G6/Y6
PD1
B1/C
B
1
G5/Y5
PD0
B0/C
B
0
G4/Y4
5 + 5 + 5-BIT 4 : 4 : 4 NON-INTERLACED RGB
PIN
FALLING
CLOCK EDGE
RISING
CLOCK EDGE
PD7
G2
X
PD6
G1
R4
PD5
G0
R3
PD4
B4
R2
PD3
B3
R1
PD2
B2
R0
PD1
B1
G4
PD0
B0
G3
5 + 6 + 5-BIT 4 : 4 : 4 NON-INTERLACED RGB
PIN
FALLING
CLOCK EDGE
RISING
CLOCK EDGE
PD7
G2
R4
PD6
G1
R3
PD5
G0
R2
PD4
B4
R1
PD3
B3
R0
PD2
B2
G5
PD1
B1
G4
PD0
B0
G3
8 + 8 + 8-BIT 4 : 2 : 2 NON-INTERLACED C
B
-Y-C
R
PIN
FALLING
CLOCK
EDGE
n
RISING
CLOCK
EDGE
n
FALLING
CLOCK
EDGE
n + 1
RISING
CLOCK
EDGE
n + 1
PD7
C
B
7(0)
Y7(0)
C
R
7(0)
Y7(1)
PD6
C
B
6(0)
Y6(0)
C
R
6(0)
Y6(1)
PD5
C
B
5(0)
Y5(0)
C
R
5(0)
Y5(1)
PD4
C
B
4(0)
Y4(0)
C
R
4(0)
Y4(1)
PD3
C
B
3(0)
Y3(0)
C
R
3(0)
Y3(1)
PD2
C
B
2(0)
Y2(0)
C
R
2(0)
Y2(1)
PD1
C
B
1(0)
Y1(0)
C
R
1(0)
Y1(1)
PD0
C
B
0(0)
Y0(0)
C
R
0(0)
Y0(1)