IC Data Sheets
8.
8.8
Diagram
B04C, LAN8710A-EZKH (IC 7E10)
Figure 8-8 Internal block diagram and pin configuration
1
8
770_
3
02_100217.ep
s
100217
Block diagram
Pinning information
10M Rx
Logic
100M Rx
Logic
DSP System:
Clock
Data Recovery
Equalizer
Analog-to-
Digital
100M PLL
Squelch &
Filters
10M PLL
Receive Section
Central
Bias
HP Auto-MDIX
Management
Control
SMI
RMII
/ MII Logic
TXP / TXN
TXD[0:3]
TXEN
TXER
TXCLK
RXD[0:3]
RXDV
RXER
RXCLK
CRS
COL/CRS_DV
MDC
MDIO
LED1
LED2
LED Circuitry
MODE Control
nINT
nRST
RXP / RXN
10M Tx
Logic
10M
Transmitter
100M Tx
Logic
100M
Transmitter
Transmit Section
PLL
XTAL1/CLKIN
XTAL2
MODE0
MODE1
MODE2
PHY
Address
Latches
PHYAD[0:2]
Auto-
Negotiation
Interrupt
Generator
RMIISEL
MDIX
Control
Reset
Control
RBIAS
VDD2A
LED2/nINTSEL
LED1/REGOFF
XTAL2
XTAL1/CLKIN
VDDCR
RXD3/PHYAD2
RXCLK/PHYAD1
RX
D
2
/R
M
IIS
E
L
RXD1
/MODE1
R
X
D0/MDE0
VD
DI
O
RXER/RXD4
/P
HYAD
0
CRS
M
DIO
CO
L/CRS_DV/MO
DE2
TXD2
MDC
nRST
nINT/TXER/TXD4
TXD0
TXEN
TXCLK
TXD1
RB
IA
S
TX
D3
TXN
RX
D
V
RX
N
VD
D1
A
TXP
RX
P
1
2
3
4
5
6
7
8
SMSC
LAN8710/LAN8710i
32 PIN QFN
(Top View)
9
10
11
12
13
14
15
22
21
20
19
18
17
28
27
26
25
16
24
23
32
31
30
29
VSS