![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 186](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898186.webp)
Chapter 8 Reset Generation Module (MC_RGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
186
Freescale Semiconductor
8.3.1.4
Destructive Event Reset Disable Register (RGM_DERD)
This register provides dedicated bits to disable particular destructive reset sources. It can be accessed in
read-only in supervisor mode, test mode, and user mode.
D_CMU0_OLR
Disable oscillator frequency lower than reference
0 A oscillator frequency lower than reference event triggers a reset sequence
1 A oscillator frequency lower than reference event generates either a SAFE mode or an interrupt
request depending on the value of RGM_FEAR.AR_CMU0_OLR
D_PLL0
Disable PLL0 fail
0 A PLL0 fail event triggers a reset sequence
1 A PLL0 fail event generates either a SAFE mode or an interrupt request depending on the value
of RGM_FEAR.AR_PLL0
D_CHKSTOP
Disable checkstop resetl
0 A checkstop reset event triggers a reset sequence
D_SOFT
Disable software reset
0 A software reset event triggers a reset sequence
D_CORE
Disable core reset
0 A core reset event triggers a reset sequence
1 A core reset event generates either a SAFE mode or an interrupt request depending on the
value of RGM_FEAR.AR_CORE
D_JTAG
Disable JTAG initiated reset
0 A JTAG initiated reset event triggers a reset sequence
1 A JTAG initiated reset event generates either a SAFE mode or an interrupt request depending
on the value of RGM_FEAR.AR_JTAG
Access: User read, Supervisor read, Test read
R
0
0
0
0
0
0
0
0
0
D
_
LV
D27_
IO
D_
LV
D2
7_FLASH
D_
LV
D
27_VR
E
G
0
D_
SW
T
0
D_
LV
D1
2
W
POR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 8-5. Destructive Event Reset Disable Register (RGM_DERD)
Table 8-5. Functional Event Reset Disable Register (RGM_FERD) Field Descriptions (continued)
Field
Description