
FlexRay Communication Controller (FlexRAY)
PXN20 Microcontroller Reference Manual, Rev. 1
26-44
Freescale Semiconductor
26.5.2.34 Sync Frame ID Rejection Filter Register (SFIDRFR)
This register defines the Sync Frame Rejection Filter ID. The application must update this register outside
of the static segment. If the application updates this register in the static segment, it can appear that the
controller accepts the sync frame in the current cycle.
OPT
One Pair Trigger — This trigger bit controls whether the controller writes continuously or only one pair of
Sync Frame Tables into the FlexRay memory.
If this trigger is set to 1 while SDVEN or SIDEN is set to 1, the controller writes only one pair of the enabled
Sync Frame Tables corresponding to the next even-odd-cycle pair into the FlexRay memory. In this case, the
controller clears the SDVEN or SIDEN bits immediately.
If this trigger is set to 0 while SDVEN or SIDEN is set to 1, the controller writes continuously the enabled Sync
Frame Tables into the FlexRay memory.
0 Write continuously pairs of enabled Sync Frame Tables into FlexRay memory.
1 Write only one pair of enabled Sync Frame Tables into FlexRay memory.
SDVEN
Sync Frame Deviation Table Enable — This bit controls the generation of the Sync Frame Deviation Tables.
The application must set this bit to request the controller to write the Sync Frame Deviation Tables into the
FlexRay memory.
0 Do not write Sync Frame Deviation Tables.
1 Write Sync Frame Deviation Tables into FlexRay memory.
Note: If SDVEN is set to 1, then SIDEN must also be set to 1.
SIDEN
Sync Frame ID Table Enable — This bit controls the generation of the Sync Frame ID Tables. The
application must set this bit to 1 to request the controller to write the Sync Frame ID Tables into the FlexRay
memory.
0 Do not write Sync Frame ID Tables.
1 Write Sync Frame ID Tables into FlexRay memory.
Base + 0x0046
16-bit write access required
Write: Normal Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
SYNFRID
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-34. Sync Frame ID Rejection Filter Register (SFIDRFR)
Table 26-40. SFIDRFR Field Descriptions
Field
Description
SYNFRID
Sync Frame Rejection ID — This field defines the frame ID of a frame that must not be used for clock
synchronization. For details see
Section 26.6.15.2, Sync Frame Rejection Filtering.
Table 26-39. SFTCCSR Field Descriptions (continued)
Field
Description
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...