
FlexRay Communication Controller (FlexRAY)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
26-41
26.5.2.30 System Memory Access Time-Out Register (SYMATOR)
Table 26-35. CIFRR Field Descriptions
Field
Description
MIF
Module Interrupt Flag — This flag is set if there is at least one interrupt source that has its interrupt flag
asserted.
0 No interrupt source has its interrupt flag asserted.
1 At least one interrupt source has its interrupt flag asserted.
PRIF
Protocol Interrupt Flag — This flag is set if at least one of the individual protocol interrupt flags in the
Interrupt Flag Register 0 (PIFR0)
Protocol Interrupt Flag Register 1 (PIFR1)
is equal to 1.
0 All individual protocol interrupt flags are equal to 0.
1 At least one of the individual protocol interrupt flags is equal to 1.
CHIF
CHI Interrupt Flag — This flag is set if at least one of the individual CHI error flags in the
is equal to 1.
0 All CHI error flags are equal to 0.
1 At least one CHI error flag is equal to 1.
WUPIF
Wakeup Interrupt Flag — Provides the same value as GIFER[WUPIF].
FAFBIF
Receive FIFO Channel B Almost Full Interrupt Flag — Provides the same value as GIFER[FAFBIF].
FAFAIF
Receive FIFO Channel A Almost Full Interrupt Flag — Provides the same value as GIFER[FAFAIF].
RBIF
Receive Message Buffer Interrupt Flag — This flag is set if for at least one of the individual receive message
buffers (MBCCSRn[MTD] = 0) the interrupt flag MBIF in the corresponding
Control, Status Registers (MBCCSRn)
is equal to 1.
0 None of the individual receive message buffers has the MBIF flag asserted.
1 At least one individual receive message buffers has the MBIF flag asserted.
TBIF
Transmit Message Buffer Interrupt Flag — This flag is set if for at least one of the individual single or double
transmit message buffers (MBCCSRn[MTD] = 1) the interrupt flag MBIF in the corresponding
Configuration, Control, Status Registers (MBCCSRn)
0 None of the individual transmit message buffers has the MBIF flag asserted.
1 At least one individual transmit message buffers has the MBIF flag asserted.
Base + 0x003E
Write: Disabled Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
TIMEOUT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
Figure 26-30. System Memory Access Time-Out Register (SYMATOR)
Table 26-36. SYMATOR Field Descriptions
Field
Description
TIMEOUT
System Memory Access Time-Out — This value defines the maximum amount of time to finish a system bus
access in order to ensure correct frame transmission and reception (see
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...