
e200z6 Core (Z6)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
13-29
13.3.3
Interrupt Types
The interrupts implemented in the device and the exception conditions that cause them are listed in
.
Table 13-11. L1CFG0 Field Descriptions
Bits
Name
Description
0–1
CARCH
Cache architecture
01 The cache architecture is unified
2
CWPA
Cache way partitioning available
1 The cache supports partitioning of way availability for I/D accesses
3
CFAHA
Cache flush all by hardware available
0 The cache does not support flush all in hardware
4
CFISWA
Cache flush/invalidate by set and way available
1 The cache supports flushing/invalidation by set and way via the L1FINV0 spr
5–6
—
Reserved—read as zeros
7–8
CBSIZE
Cache block size
00 The cache implements a block size of 32 bytes
9–10
CREPL
Cache replacement policy
10 The cache implements a pseudo-round-robin replacement policy
11
CLA
Cache locking APU available
1 The cache implements the line locking APU
12
CPA
Cache parity available
1 The cache implements parity
13:20
CNWAY
Number of ways in the data cache
0x03 - The cache is 4-way set-associative
0x07 - The cache is 8-way set-associative
21:31
CSIZE
Cache size
0x020 - The size of the cache is 32 KB
Table 13-12. Interrupts and Conditions
Interrupt Type
Interrupt
Vector Offset
Register
Enables
1
Core Register
in Which
State
Information is
Saved
Causing Conditions
System reset
none,
vector to
0xFFFF_FFFC
• Reset by assertion of RESET
• Watchdog timer reset control
• Debug reset control
Critical input
IVOR0
2
CE = 1
• Non-maskable interrupt request
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...