
e200z6 Core (Z6)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
13-21
13.3.1.5.6
MAS[6] Register
The MAS[6] register is shown in
.
13.3.2
L1 Cache
The e200z6 processor supports a 32 KB, 4- or 8-way set-associative, unified (instruction and data) cache
with a 32-byte line size. The cache improves system performance by providing low-latency data to the
e200z6 instruction and data pipelines, which decouples processor performance from system memory
performance. The cache is virtually indexed and physically tagged. The e200z6 does not provide hardware
support for cache coherency in a multi-master environment. Software must be used to maintain cache
coherency with other possible bus masters.
Both instruction and data accesses are performed using a single bus connected to the cache. Addresses
from the processor to the cache are virtual addresses used to index the cache array. The MMU provides the
virtual to physical translation for use in performing the cache tag compare. If the physical address matches
a valid cache tag entry, the access hits in the cache. For a read operation, the cache supplies the data to the
processor, and for a write operation, the data from the processor updates the cache. If the access does not
Table 13-8. MAS[4]—Hardware Replacement Assist Configuration Register
Field
Description
TLBSELD Default TLB selected
01 TLB1 (ignored by the e200z6, write as 01 for future compatibility)
TIDSELD Default PID# to load TID from
00 PID0
01 Reserved, do not use
10 Reserved, do not use
11 TIDZ (0x00)) (Use all zeros, the globally shared value)
TSIZED
Default TSIZE value
VLED
Default VLED value
DWIMGE Default WIMGE values
SPR: 630
Access: Read/write
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
31
R
—
SPID
—
SAS
W
Reset
Undefined on Power Up
Unchanged on Reset
Figure 13-12. MMU Assist Register 6—MAS[6]
Table 13-9. MAS[6]—TLB Search Context Register 0
Field
Description
SPID
PID value for searches
SAS
AS value for searches
Summary of Contents for PXN2020
Page 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Page 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Page 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Page 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Page 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Page 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Page 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Page 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Page 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...