NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
185 of 345
Bit
Symbol
Access
Value
Description
Note that the phase settings can be refined (on top of
this configuration) in 5°C steps using
CLIF_DPLL_INIT_REG.
DPLL_CLOCK_CONFIG_ALM.
0*
0 °C
1
45 °C
2
90 °C
3
135 °C
4
180 °C
5
225 °C
6
270 °C
7
315 °C
[1] Bit-field are either set by HAL or use default value from CLIF EEPROM default settings
Table 234. CLIF_ANA_TX_SHAPE_CONTROL_REG register (address 0128h)
* = reset value
Bit
Symbol
Access
Value
Description
31:29
RESERVED
R
0
Reserved
28:24
TX_RESIDUAL_CARRIER_O
V_ PREV
R/W
0* - 1Fh
Defines the value for the residual carrier for the period the
overshoot prevention pattern is active.
23:18
RESERVED
R
0
Reserved
17
TX
_SET_BYPASS_SC_SHAPIN
G
R/W
0*, 1
Bypasses switched capacitor shaping of the Transmitter
Signal
16:12
RESERVED
R
0
Reserved
11:8
TX_SET_SLEW_SHUNTREG
R/W
0h*-Fh
Set slew rate for shunt regulator
7:4
TX_SET_TAU_MOD_FALLIN
G
R/W
0h*-Fh
Transmitter TAU setting for falling edge of modulation
shape. In AnalogControl module the output signal is
switched with the tx_envelope.
Only valid is TX_SET_BYPASS_SC_SHAPING is set
3:0
TX_SET_TAU_MOD_RISIN
G
R/W
0h*-Fh
Transmitter TAU setting for rising edge of modulation
shape. In AnalogControl module the output signal is
switched with the tx_envelope.
Only valid is TX_SET_BYPASS_SC_SHAPING is set
Table 235. CLIF_ANA_TEST_REG register (address 01FCh)
* = reset value
Bit
Symbol
Access
Value
Description
31:27
RESERVED
R
0*
Reserved
26
RESERVED
R/W
0*, 1
Reserved
25
RESERVED
R/W
0*, 1
Reserved
24
RESERVED
R/W
0*, 1
Reserved