NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
132 of 345
Table 166. TIMERS_WDOG_INT_STATUS_REG (address offset 0x3FCC)
Bit
Symbol
Reset Value
Access Type
Description
31:1
RESERVED
0
R
reserved
0
WDOG_TIMEOUT_ STATUS
0
R
Watchdog timeout interrupt status
Table 167. TIMERS_WDOG_INT_CLR_STATUS_REG (address offset 0x3FD0)
Bit
Symbol
Reset Value
Access Type
Description
31:1
RESERVED
0
W
reserved
0
WDOG_TIMEOUT_CLR_STATUS 0
W
1: clear Watchdog timeout interrupt
0: no effect
Table 168. TIMERS_WDOG_INT_SET_STATUS_REG (address offset 0x3FD4)
Bit
Symbol
Reset Value
Access Type
Description
31:1
RESERVED
0
W
reserved
0
WDOG_TIMEOUT_SET_STATUS
0
W
1: set Watchdog timeout interrupt
0: no effect
Table 169. TIMERS_INT_CLR_ENABLE_REG (address offset 0x3FD8)
Bit
Symbol
Reset
Value
Access Type
Description
31:4
RESERVED
0
W
reserved
3
TIMER3_TIMEOUT_CLR_ENABLE
0
W
1: clear enable for Timer3 timeout interrupt
0: no effect
2
TIMER2_TIMEOUT_CLR_ENABLE
0
W
1: clear enable for Timer2 timeout interrupt
0: no effect
1
TIMER1_TIMEOUT_CLR_ENABLE
0
W
1: clear enable for Timer1 timeout interrupt
0: no effect
0
TIMER0_TIMEOUT_CLR_ENABLE
0
W
1: clear enable for Timer0 timeout interrupt
0: no effect
Table 170. TIMERS_INT_SET_ENABLE_REG (address offset 0x3FDC)
Bit
Symbol
Reset
Value
Access Type
Description
31:4
RESERVED
0
W
reserved
3
TIMER3_TIMEOUT_SET_ENABLE
0
W
1: set enable for Timer3 timeout interrupt
0: no effect
2
TIMER2_TIMEOUT_SET_ENABLE
0
W
1: set enable for Timer2 timeout interrupt
0: no effect
1
TIMER1_TIMEOUT_SET_ENABLE
0
W
1: set enable for Timer1 timeout interrupt