![NXP Semiconductors MWCT101 S Series Reference Manual Download Page 877](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_1722210877.webp)
QuadSPI_LCKCR field descriptions
Field
Description
31–2
Reserved
This field is reserved.
1
UNLOCK
Unlocks the LUT when the following two conditions are met:
1. This register is written just after the
LUT Key Register (QuadSPI_LUTKEY)
2. The LUT key register was written with 0x5AF05AF0 key
0
LOCK
Locks the LUT when the following condition is met:
1. This register is written just after the
LUT Key Register (QuadSPI_LUTKEY)
2. The LUT key register was written with 0x5AF05AF0 key
33.4.2.33 Look-up Table register (QuadSPI_LUTn)
A sequence of instruction-operand pairs may be pre-populated in the LUT according to
the device connected on board. Each instruction-operand pair is of 16 bits (2 bytes) each.
Every sequence pre-programmed by
in the LUT is referred to
by its index. The LUT registers are a look-up-table for sequences of instructions. The
programmable sequence engine executes the instructions in these sequences to generate a
valid serial flash transaction. There are a total of 64 LUT registers. These 64 registers are
divided into groups of 4 registers that make a valid sequence. Therefore, QSPI_LUT[0],
QSPI_LUT[4], QSPI_LUT[8] ..... QSPI_LUT[60] are the starting registers of a valid
sequence. Each of these sets of 4 registers can have a maximum of 8 instructions. Reset
value of the register shown below is only applicable to LUT2 to LUT63. A maximum of
16 sequences can be defined at one time.
describes the LUT registers in
detail.
NOTE
The reset values for LUT0 and LUT1 are 0818_0403h and
2400_1C08h, respectively.
Write: Once the LUT is unlocked
Address: 4007_6000h base + 310h (4d × i), where i=0d to 63d
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
* Notes:
The reset values for LUT0 and LUT1 are 0818_0403h and 2400_1C08h respectively.
•
Chapter 33 Quad Serial Peripheral Interface (QuadSPI)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
877
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...