UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
25 of 268
NXP Semiconductors
UM10413
MPT612 User manual
9.4.7 IRQ Status register (VICIRQStatus - 0xFFFF F000)
This register is read only. It reads out the state of those interrupt requests that are enabled
and classified as IRQ. It does not differentiate between vectored and non-vectored IRQs.
9.4.8 FIQ Status register (VICFIQStatus - 0xFFFF F004)
This register is read only. It reads out the state of those interrupt requests that are enabled
and classified as FIQ. If more than one request is classified as FIQ, the FIQ service
routine can read this register to see which request(s) is (are) active.
Table 23.
Interrupt select register (VICIntSelect - address 0xFFFF F00C) bit description
Bit
Symbol
Value
Description
Reset
value
31:0
0
assigns interrupt request with this bit number to IRQ category
0
1
assigns interrupt request with this bit number to FIQ category
Table 24.
IRQ Status register (VICIRQStatus - address 0xFFFF F000) bit allocation
Reset value: 0x0000 0000
Bit
31
30
29
28
27
26
25
24
Symbol
-
-
-
-
TIMER3
reserved
-
-
Access
RO
RO
RO
RO
RO
RO
RO
RO
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
I2C1
AD0
-
EINT2
Access
RO
RO
RO
RO
RO
RO
RO
RO
Bit
15
14
13
12
11
10
9
8
Symbol
EINT1
EINT0
RTC
PLL
SSP/SPI1
SPI0
I2C0
-
Access
RO
RO
RO
RO
RO
RO
RO
RO
Bit
7
6
5
4
3
2
1
0
Symbol
UART1
UART0
TIMER1
reserved
ARMCore1
ARMCore0
-
WDT
Access
RO
RO
RO
RO
RO
RO
RO
RO
Table 25.
IRQ Status register (VICIRQStatus - address 0xFFFF F000) bit description
Bit
Symbol
Description
Reset
value
31:0
see
a bit read as logic 1 indicates a corresponding interrupt request being enabled,
classified as IRQ, and asserted
0